HYMP512U Search Results
HYMP512U Datasheets (6)
Part | ECAD Model | Manufacturer | Description | Datasheet Type | PDF Size | Page count | |
---|---|---|---|---|---|---|---|
HYMP512U648 | Hynix Semiconductor | 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb 1st ver. | Original | 446.7KB | 24 | ||
HYMP512U648-E3 | Hynix Semiconductor | 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb 1st ver. | Original | 446.71KB | 24 | ||
HYMP512U64P8-E3 | Hynix Semiconductor | 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb 1st ver. | Original | 446.71KB | 24 | ||
HYMP512U728-E3 | Hynix Semiconductor | 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb 1st ver. | Original | 446.71KB | 24 | ||
HYMP512U72P8-E3 | Hynix Semiconductor | 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb 1st ver. | Original | 446.71KB | 24 | ||
HYMP512Uxxx | Hynix Semiconductor | DDR2 SDRAM Unbuffered DIMMs Based on 512M | Original | 446.69KB | 24 |
HYMP512U Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: 128Mx64 / 128Mx72 bits Unbuffered DDR2 SDRAM DIMM HYMP512U64 L 8/HYMP512U72(L)8 Revision History No. History Draft Date 0.1 Defined Target Spec. Mar. 2004 0.2 1) Added Pin Capacitance Spec., 2) Corrected a typo of SPD byte #41(tRC) Apr. 2004 Remark This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any |
Original |
128Mx64 128Mx72 HYMP512U64 8/HYMP512U72 240-pin | |
Contextual Info: HYMP512U72P8-E3/C4 SERIAL PRESENCE DETECT E3 Function described 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58~61 62 63 Number of SPD Bytes Written during Module Production |
Original |
HYMP512U72P8-E3/C4 | |
25TAC
Abstract: HYMP512U64
|
Original |
HYMP512U64 8/HYMP512U72 128Mx64 128Mx72 240-pin 25TAC | |
HYMP512U648-E3Contextual Info: HYMP512U648-E3/C4 SERIAL PRESENCE DETECT E3 Function described 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58~61 62 63 Number of SPD Bytes Written during Module Production |
Original |
HYMP512U648-E3/C4 HYMP512U648-E3 | |
CK2102
Abstract: DDR2-400 DDR2-533 HYMP512U64 MO-237 PC2-3200 PC2-4300 DDR2 DIMM 240 pin names
|
Original |
128Mx64 128Mx72 HYMP512U64 8/HYMP512U72 240-pin CK2102 DDR2-400 DDR2-533 MO-237 PC2-3200 PC2-4300 DDR2 DIMM 240 pin names | |
HYMP512U72BP8-C4
Abstract: HYMP512U72BP8-Y5 HYMP512U72BP8-E3 HYMP512U72BP8-S5
|
Original |
HYMP512U72BP8-E3 HYMP512U72BP8-C4 HYMP512U72BP8-Y5 HYMP512U72BP8-S5 HYMP512U72BP8-C4 HYMP512U72BP8-Y5 HYMP512U72BP8-E3 HYMP512U72BP8-S5 | |
HYMP512U64BP8-C4
Abstract: HYMP512U64BP8-Y5 HYMP512U64BP8-S5 HYMP512U64BP8-S6 HYMP512U64BP8-E3 Hynix HYMP512U64BP8-Y5 hymp512u64 HYNIX HYMP512U64BP8C4 1E29
|
Original |
HYMP512U64BP8-E3 HYMP512U64BP8-C4 HYMP512U64BP8-Y5 HYMP512U64BP8-S5 HYMP512U64BP8-S6 HYMP512U64BP8-C4 HYMP512U64BP8-Y5 HYMP512U64BP8-S5 HYMP512U64BP8-S6 HYMP512U64BP8-E3 Hynix HYMP512U64BP8-Y5 hymp512u64 HYNIX HYMP512U64BP8C4 1E29 | |
Contextual Info: HYMP512U64P8-E3/C4 SERIAL PRESENCE DETECT E3 Function described 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58~61 62 63 Number of SPD Bytes Written during Module Production |
Original |
HYMP512U64P8-E3/C4 | |
Contextual Info: 128Mx64 / 128Mx72 bits Unbuffered DDR2 SDRAM DIMM HYMP512U64 L 8/HYMP512U72(L)8 DESCRIPTION Hynix HYMP512U64(72)8 series is unbuffered 240-pin double data rate 2 Synchronous DRAM Dual In-Line Memory Modules (DIMMs) which are organized as 128Mx64(72) high-speed memory arrays. Hynix HYMP512U64(72)8 series |
Original |
128Mx64 128Mx72 HYMP512U64 8/HYMP512U72 240-pin 64Mx8 60-Lead | |
0A48
Abstract: HYMP512U728-E3
|
Original |
HYMP512U728-E3/C4 0A48 HYMP512U728-E3 | |
HYMP564U64A
Abstract: 64MBx64 IDD3P
|
Original |
240pin 512Mb 1240pin DDR2-800 HYMP564U64A 64MBx64 IDD3P | |
Contextual Info: 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb B ver. This Hynix unbuffered Dual In-Line Memory Module DIMM series consists of 512Mb B ver. DDR2 SDRAMs in Fine Ball Grid Array(FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 512Mb B ver. based DDR2 Unbuffered |
Original |
240pin 512Mb 1240pin 800Mhz | |
Contextual Info: 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb 1st ver. This Hynix unbuffered Dual In-Line Memory Module DIMM series consists of 512Mb 1st ver. DDR2 SDRAMs in Fine Ball Grid Array(FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 512Mb 1st ver. based DDR2 Unbuffered |
Original |
240pin 512Mb 128Mx HYMP512U 1240pin | |
Contextual Info: 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb B ver. This Hynix unbuffered Dual In-Line Memory Module DIMM series consists of 512Mb B ver. DDR2 SDRAMs in Fine Ball Grid Array(FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 512Mb B ver. based |
Original |
240pin 512Mb 1240pin 128Mx HYMP512U72BP8 | |
|
|||
Contextual Info: 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb B ver. This Hynix unbuffered Dual In-Line Memory Module DIMM series consists of 512Mb B ver. DDR2 SDRAMs in Fine Ball Grid Array(FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 512Mb B ver. based |
Original |
240pin 512Mb 1240pin 800Mhz | |
HYMP532U646-E3
Abstract: HYMP512U648 HYMP532U64P6-E3 HYMP564U64P8 HYMP512U648-E3 hymp512u64
|
Original |
240pin 512Mb 1240pin HYMP532U646-E3 HYMP512U648 HYMP532U64P6-E3 HYMP564U64P8 HYMP512U648-E3 hymp512u64 | |
HYMP512U64BP8Contextual Info: 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb B ver. This Hynix unbuffered Dual In-Line Memory Module DIMM series consists of 512Mb B ver. DDR2 SDRAMs in Fine Ball Grid Array(FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 512Mb B ver. based DDR2 Unbuffered |
Original |
240pin 512Mb 1240pin 800Mhz HYMP512U64BP8 | |
hymp512u72cpContextual Info: 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb C ver. This Hynix unbuffered Dual In-Line Memory Module DIMM series consists of 512Mb C ver. DDR2 SDRAMs in Fine Ball Grid Array(FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 512Mb C ver. based |
Original |
240pin 512Mb 1240pin 128Mx HYMP512U72CP8 hymp512u72cp | |
Contextual Info: 240pin DDR2 SDRAM Unbuffered DIMMs based on 512 Mb C ver. This Hynix unbuffered Dual In-Line Memory Module DIMM series consists of 512Mb C ver. DDR2 SDRAMs in Fine Ball Grid Array(FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 512Mb C ver. based |
Original |
240pin 512Mb 1240pin 128Mx HYMP512U72CP8 | |
hymp512u72cp
Abstract: hymp512u64cp8 HYMP564U64CP8
|
Original |
240pin 512Mb 128Mx HYMP512U72CP8 1240pin hymp512u72cp hymp512u64cp8 HYMP564U64CP8 |