Part Number
    Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    UART VHDL Search Results

    UART VHDL Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    PXAG30KFBD
    Rochester Electronics LLC PXAG30 - XA 16-bit microcontroller family 512B RAM, watchdog, 2 UART PDF Buy
    PXAG30KBA
    Rochester Electronics LLC PXAG30 - XA 16-bit microcontroller family 512B RAM, watchdog, 2 UART PDF Buy
    TL16C554APNG4
    Texas Instruments Quad UART with 16-Byte FIFOs 80-LQFP 0 to 70 Visit Texas Instruments Buy
    TL16C754BFN
    Texas Instruments Quad UART with 64-Byte FIFO 68-PLCC -40 to 85 Visit Texas Instruments Buy
    TL16C754BPNR
    Texas Instruments Quad UART with 64-Byte FIFO 80-LQFP -40 to 85 Visit Texas Instruments Buy

    UART VHDL Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    block diagram UART using VHDL

    Abstract: wishbone interface for UART LCMXO2-1200HC-4TG144C FSM VHDL interface of rs232 to UART in VHDL LFXP2-5E-5TN144C Lattice LFXP2 NS16450 RD1042 uart verilog testbench
    Contextual Info: WISHBONE UART November 2010 Reference Design RD1042 Introduction The Lattice WISHBONE UART provides an interface between the WISHBONE UART system bus and an RS232 serial communication channel. Figure 1 shows the major blocks implemented in the UART in non-FIFO mode. This UART reference design contains a receiver and a transmitter. The receiver performs serial-to-parallel conversion on the asynchronous data


    Original
    RD1042 RS232 LatticeMico32 1-800-LATTICE block diagram UART using VHDL wishbone interface for UART LCMXO2-1200HC-4TG144C FSM VHDL interface of rs232 to UART in VHDL LFXP2-5E-5TN144C Lattice LFXP2 NS16450 RD1042 uart verilog testbench PDF

    uart verilog code

    Abstract: uart c code nios processor vhdl code for rs232 altera UART using VHDL uart vhdl uart working code verilog code 16 bit processor verilog code for uart nr_uart_rxchar
    Contextual Info: Nios UART January 2003, Version 3.0 Data Sheet General Description The Nios UART module is an Altera® SOPC Builder library component included in the Nios development kit. The UART module is a common serial interface with variable baud rate, parity, stop and data bits, and


    Original
    RS-232 uart verilog code uart c code nios processor vhdl code for rs232 altera UART using VHDL uart vhdl uart working code verilog code 16 bit processor verilog code for uart nr_uart_rxchar PDF

    uart 16550

    Abstract: XC6SLX16CSG324 AMBA AXI4 XC6SLX16-CSG324 XC6VLX75T-FF784 uart vhdl fpga UART16550 V6 6D XC7V855T National Semiconductor PC16550D UART
    Contextual Info: LogiCORE IP AXI UART 16550 v1.01a DS748 June 22, 2011 Product Specification Introduction LogiCORE IP Facts Table The AXI Universal Asynchronous Receiver Transmitter (UART) 16550 connects to the AMBA (Advance Microcontroller Bus Architecture) AXI (Advanced


    Original
    DS748 PC16550D uart 16550 XC6SLX16CSG324 AMBA AXI4 XC6SLX16-CSG324 XC6VLX75T-FF784 uart vhdl fpga UART16550 V6 6D XC7V855T National Semiconductor PC16550D UART PDF

    test bench code for uart 16550

    Abstract: test bench verilog code for uart 16550 uart vhdl verilog code for UART baud rate generator A3P125 A3P250 A3P400 APA075 APA150 APA300
    Contextual Info: AvnetCore: Datasheet Version 1.0, July 2006 Multi-Channel UART Controller Intended Use: — Features: Reset earlyRst rst Host Interface A[m:0] ADS_N D[7:0] CS_N RD_N WR_N INTR — Configurable number of channels of 4, 8 or 16 — Configurable FIFO depths UART Core


    Original
    CH-2555 test bench code for uart 16550 test bench verilog code for uart 16550 uart vhdl verilog code for UART baud rate generator A3P125 A3P250 A3P400 APA075 APA150 APA300 PDF

    SPARTAN XC2S50

    Abstract: vhdl code for rs232 receiver XAPP213 vhdl code for uart communication UART using VHDL MAX220 SRL16E X223 X233 XAPP223
    Contextual Info: Application Note: Virtex Family 200 MHz UART with Internal 16-Byte Buffer R XAPP223 v1.1 July 10, 2001 Author: Ken Chapman Summary This application note describes highly optimized UART transmitter and receiver macros for Xilinx Virtex , Virtex-E, and Spartan™-II devices. The UART_TX and UART_RX macros not


    Original
    16-Byte XAPP223 XAPP223 SPARTAN XC2S50 vhdl code for rs232 receiver XAPP213 vhdl code for uart communication UART using VHDL MAX220 SRL16E X223 X233 PDF

    vhdl code for serial transmitter

    Abstract: 8868A M6402 6402 uart vhdl code for 8 bit register vhdl code for uart communication buffer register vhdl uart vhdl code verilog code for serial transmitter verilog code for active filter
    Contextual Info: SERIAL COMMUNICATION TM INVENTRA T H E I N T E L L I G E N T A P P R O A C H T O I N T E L L E C T U A L P R O P E R T Y M6402/M8868A UART OVERVIEW The M6402/M8868A is a full-duplex universal asynchronous receiver/transmitter UART . It supports word lengths from five to eight bits, an optional parity bit and one or two stop bits,


    Original
    M6402/M8868A M6402/M8868A 78142-Velizy PD-40011-FO vhdl code for serial transmitter 8868A M6402 6402 uart vhdl code for 8 bit register vhdl code for uart communication buffer register vhdl uart vhdl code verilog code for serial transmitter verilog code for active filter PDF

    vhdl code for rs232 receiver

    Abstract: xilinx uart verilog code interface of rs232 to UART in VHDL vhdl code for uart communication vhdl code for serial transmitter vhdl code 16 bit microprocessor uart verilog code verilog code for serial transmitter verilog code for 8 bit shift register parallel to serial conversion vhdl
    Contextual Info: Application Note: CPLD R UARTs in Xilinx CPLDs XAPP341 v1.3 October 1, 2002 Summary This application note provides a functional description of VHDL and Verilog source code for a UART. The code is used to target the XC95144, XCR3128XL, or XC2C128 CPLDs. The


    Original
    XAPP341 XC95144, XCR3128XL, XC2C128 RS232. XAPP341 XCR3128 XCR3128XL vhdl code for rs232 receiver xilinx uart verilog code interface of rs232 to UART in VHDL vhdl code for uart communication vhdl code for serial transmitter vhdl code 16 bit microprocessor uart verilog code verilog code for serial transmitter verilog code for 8 bit shift register parallel to serial conversion vhdl PDF

    fifo design in verilog

    Abstract: 8250 uart MC8250 8250 uart block diagram uart vhdl fpga block diagram UART using VHDL XILINX FIFO UART XC2V80
    Contextual Info: MC-XIL-UART Asynchronous Communications Core April 15, 2003 Product Specification AllianceCORE Facts Core Specifics See Table 1 Provided with Core Documentation Design File Formats Verification MemecCore ™ Product Line 9980 Huennekens Street San Diego, CA 92121


    Original
    PDF

    8250 uart block diagram

    Abstract: 8250 uart block diagram UART using VHDL fifo generator xilinx spartan synchronous fifo design in verilog XILINX FIFO UART asynchronous fifo vhdl xilinx fifo design in verilog MC8250 xilinx fifo 9.3
    Contextual Info: MC-XIL-UART Asynchronous Communications Core May 20, 2002 Product Specification AllianceCORE Facts Core Specifics See Table 1 Provided with Core 0HPHF&RUH Documentation Design File Formats Verification TM Product Line 9980 Huennekens Street San Diego, CA 92121


    Original
    PDF

    CH-2555

    Contextual Info: Features: The iniUART is an innovative, flexible implementation of an UART Universal Asynchronous Receiver Transmitter . The iniUART implements the RS-232 serial protocol, provides the interface between a microprocessor and a serial port or between the system and a standard serial port.


    Original
    RS-232 CH-2555 PDF

    parallel to serial conversion verilog

    Abstract: uart verilog testbench VHDL Bidirectional Bus H16450S XC2S50E-7
    Contextual Info: H16450S UART with Synchronous Interface June 14, 2002 Product Specification AllianceCORE Facts CAST, Inc. 11 Stonewall Court Woodcliff Lakes New Jersey 07677 USA Phone: +1-201-391-8300 Fax: +1-201-391-8694 E-Mail: info@cast-inc.com URL: www.cast-inc.com


    Original
    H16450S parallel to serial conversion verilog uart verilog testbench VHDL Bidirectional Bus XC2S50E-7 PDF

    16550-compatible

    Abstract: uart verilog code baud rate generator vhdl sram modem AT16550-VCM1016
    Contextual Info: Features • • • • • • • • Modular Design Provides Flexibility Fully Synchronous Design Testbench Included Expandable Receive and Transmit Buffers Feature and Register Compatible with 16550 UART Dual Port SRAM or Edge-triggered Register Array Used for Buffer Functions


    Original
    AT16550-VCM1016 16550compatible 2008AS 16550-compatible uart verilog code baud rate generator vhdl sram modem PDF

    CQFP352

    Abstract: QFP352 MCGA349 MCGA-349 adc controller vhdl code atmel 268 AT7913 CQFP352 package vhdl code 64 bit FPU SPARC v8 architecture BLOCK DIAGRAM
    Contextual Info: ATMEL AT7913E SpaceWire Remote Terminal Controller RTC DATASHEET Features • LEON2-FT Sparc V8 Processor • • • • • • • • • • • 5 stage pipeline 4K instruction caches / 4K data caches Meiko FPU Interrupt Controller Uart serial links


    Original
    AT7913E 32-bit 8bit/16bit 200Mbit/s CQFP352 QFP352 MCGA349 MCGA-349 adc controller vhdl code atmel 268 AT7913 CQFP352 package vhdl code 64 bit FPU SPARC v8 architecture BLOCK DIAGRAM PDF

    vhdl code for 8 bit parity generator

    Abstract: Design and Simulation of UART Serial Communication
    Contextual Info: M16550 Universal Asynchronous Receiver / Transmitter MACRO Data Sheet Aug. 99 – Ver. 2 Features - - Single-chip synchronous UART in a ORCA 2TA or 3T FPGA Functionally based on the National Semiconductor Corporation NS16550 device Designed to be included in high-speed and high-performance applications


    Original
    M16550 NS16550 vhdl code for 8 bit parity generator Design and Simulation of UART Serial Communication PDF

    AMBA APB bus protocol

    Abstract: interface of rs232 to UART in VHDL rx data path interface in vhdl AMBA APB UART fifo vhdl baud rate generator vhdl vhdl synchronous bus Inicore
    Contextual Info: iAP-UART 16f APB t lian p m co data sheet A AMB Features: • AMBA (APB) compliant interface • 16bytes fifo for read and write data • Interrupts and status register • Configurable Transfer Rate: 1200bps to 115.2kbps with Accuracy Better than 0.1% from 8MHz Clock!


    Original
    16bytes 1200bps AMBA APB bus protocol interface of rs232 to UART in VHDL rx data path interface in vhdl AMBA APB UART fifo vhdl baud rate generator vhdl vhdl synchronous bus Inicore PDF

    AT7913

    Abstract: AT7913E2U-E VSB32 AT7913e SpaceWire AT697 7833F MCGA-349 AT7913E-2H-E atmel edac
    Contextual Info: Features • LEON2-FT Sparc V8 Processor • • • • • • • • • • • • • – 5 stage pipeline – 4K instruction caches / 4K data caches – Meiko FPU – Interrupt Controller – Uart serial links – 32-bit Timers – Memory interface


    Original
    32-bit 8bit/16bit 200Mbit/s 7833F AT7913 AT7913E2U-E VSB32 AT7913e SpaceWire AT697 MCGA-349 AT7913E-2H-E atmel edac PDF

    testbench of a transmitter in verilog

    Abstract: uart verilog testbench UART using VHDL 9572XL uart vhdl fpga program uart vhdl fpga xilinx 9500
    Contextual Info: Compact UART January 10, 2000 Product Specification AllianceCORE Facts CAST, Inc. 24 White Birch Drive Pomona, New York 10907 USA Phone: +1 914-354-4945 Fax: +1 914-354-0325 E-Mail: info@cast-inc.com URL: www.cast-inc.com Features • Supports 4000X, 9500, Spartan, Spartan™-II, Virtex™,


    Original
    4000X, testbench of a transmitter in verilog uart verilog testbench UART using VHDL 9572XL uart vhdl fpga program uart vhdl fpga xilinx 9500 PDF

    eQFP 144 footprint

    Abstract: vhdl code for lcd display for DE2 altera
    Contextual Info: Adding New Design Components to the PROFINET IP AN-677 Application Note This application note shows how you can change the out-of-the-box PROFINET IP design so that it incorporates a UART interface that is implemented through the RS-232 port on the DE2-115 board from Terasic. The DE2-115 board is the main board


    Original
    AN-677 RS-232 DE2-115 eQFP 144 footprint vhdl code for lcd display for DE2 altera PDF

    vhdl code for 8 bit ODD parity generator

    Abstract: vhdl code for transceiver using UART NS16450 UART DESIGN vhdl code for 9 bit parity generator LC51024VG-5F676ES isplsi2 rd1011
    Contextual Info: Universal Asynchronous Receiver/Transmitter February 2002 Reference Design 1011 Introduction The Universal Asynchronous Receiver Transmitter UART is a popular and widely-used device for data communication in the field of telecommunication. There are different versions of UARTs in the industry. Some of them contain FIFOs for the receiver/transmitter data buffering and some of them have the 9 Data bits mode (Start bit + 9


    Original
    5000VG 1-800-LATTICE vhdl code for 8 bit ODD parity generator vhdl code for transceiver using UART NS16450 UART DESIGN vhdl code for 9 bit parity generator LC51024VG-5F676ES isplsi2 rd1011 PDF

    cyclic redundancy check verilog source

    Abstract: vhdl code manchester encoder vhdl code for manchester decoder vhdl code for clock and data recovery manchester code vhdl manchester verilog code for uart communication manchester manchester verilog decoder vhdl code for uart communication
    Contextual Info: Application Note: CoolRunner CPLDs R XAPP339 v1.3 October 1, 2002 Manchester Encoder-Decoder for Xilinx CPLDs Summary This application note provides a functional description of VHDL and Verilog source code for a Manchester Encoder Decoder. The reasons to use Manchester code are discussed. The code


    Original
    XAPP339 XC9572, XCR3064XL, XC2C64 XAPP339 cyclic redundancy check verilog source vhdl code manchester encoder vhdl code for manchester decoder vhdl code for clock and data recovery manchester code vhdl manchester verilog code for uart communication manchester manchester verilog decoder vhdl code for uart communication PDF

    vhdl code manchester encoder

    Abstract: vhdl code for manchester decoder vhdl code for clock and data recovery manchester verilog decoder manchester encoder manchester code verilog vhdl code for nrz vhdl manchester vhdl manchester encoder manchester encoder xilinx
    Contextual Info: Application Note: CoolRunner CPLDs R XAPP339 v1.2 Jaunary 10, 2001 Manchester Encoder-Decoder for Xilinx CPLDs Summary This application note provides a functional description of VHDL and Verilog source code for a Manchester Encoder Decoder. The reasons to use Manchester code are discussed. The code


    Original
    XAPP339 XC9572 XCR3064XL XAPP339 vhdl code manchester encoder vhdl code for manchester decoder vhdl code for clock and data recovery manchester verilog decoder manchester encoder manchester code verilog vhdl code for nrz vhdl manchester vhdl manchester encoder manchester encoder xilinx PDF

    parallel to serial conversion verilog

    Abstract: uart verilog testbench H16450 transmitter vhdl UART verification IP XC2V80 XC2S50E-7
    Contextual Info: H16450 — Universal Asynchronous Receiver/Transmitter April 5, 2002 Product Specification AllianceCORE Facts Core Specifics See Table 1 Provided with Core Documentation Core documentation EDIF Netlist; VHDL & Verilog Design File Formats Source RTL available at extra


    Original
    H16450 parallel to serial conversion verilog uart verilog testbench transmitter vhdl UART verification IP XC2V80 XC2S50E-7 PDF

    MT48LC4M32B2

    Abstract: TN-48-05 uart 51
    Contextual Info: Nios Embedded Processor Peripherals Reference Manual 101 Innovation Drive San Jose, CA 95134 408 544-7000 http://www.altera.com MNL-NIOSPERIPH-1.1 Document Version: Document Date: 1.1 04/02 Copyright Nios Peripherals Reference Manual Copyright 2002 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo,


    Original
    PDF

    vhdl code for sdram controller

    Abstract: UART using VHDL verilog code for uart communication elf32-nios verilog code for stream processor vhdl code for character display uart verilog code uart c code nios processor dump memory avalon verilog
    Contextual Info: Simulating Nios Embedded Processor Designs February 2003, ver. 2.1 Introduction Application Note 189 Simulation is an important part of the design process. Register transfer level RTL simulation verifies that a design performs as the designer intended, while gate-level simulation considers device-level timing to


    Original
    PDF