PASIC 1 FAMILY Search Results
PASIC 1 FAMILY Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
EP1800ILC-70 |
![]() |
EP1800 - Classic Family EPLD |
![]() |
||
MD82289-8 |
![]() |
82289 - Bus Arbiter for M80286 Processor Family |
![]() |
||
EP1800GM-75/B |
![]() |
EP1800 - Classic Family EPLD |
![]() |
||
MG87C196KD-20/R |
![]() |
87C196KD - 16-bit Microcontroller, high performance, MCS-96 microcontroller family |
![]() |
||
TN87C196KD |
![]() |
87C196KD - 16-bit Microcontroller, high performance, MCS-96 microcontroller family |
![]() |
PASIC 1 FAMILY Datasheets (1)
Part | ECAD Model | Manufacturer | Description | Datasheet Type | PDF Size | Page count | |
---|---|---|---|---|---|---|---|
pASIC 1 Family | Unknown | ViaLink Technology | Original | 189.69KB | 4 |
PASIC 1 FAMILY Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
68-PIN
Abstract: 84-PIN cpga pinout 208-pin cpga
|
Original |
24x32B CF208 M/883C 8x12B 12x16B 16x24B 24x32B 68-pin 84-pin CG144 cpga pinout 208-pin cpga | |
208-pin cpgaContextual Info: Military 5.0V pASIC 1 Family Military 5.0V pASIC 1 Family - Very-High-Speed CMOS FPGA last updated 5/15/2000 Military 5.0V pASIC 1 Family DEVICE HIGHLIGHTS FEATURES Device Highlights Features Very High Speed • ViaLink“ metal-to-metal programmable technology, allows counter speeds over 150 MHz and |
Original |
24-by-32 208-pin 24x32B CF208 M/883C 8x12B 12x16B 16x24B 208-pin cpga | |
CHIP EXPRESS
Abstract: QL8X12B pASIC 1 Family
|
Original |
QL8x12B QL12x16B CHIP EXPRESS pASIC 1 Family | |
pj 989
Abstract: PASIC 380 145026 14093 38980 report on PLCC solar cell Amorphous 144TQFP PACKAGE 84 pin plcc ic base QL8X12B-2
|
Original |
pp27-30. pj 989 PASIC 380 145026 14093 38980 report on PLCC solar cell Amorphous 144TQFP PACKAGE 84 pin plcc ic base QL8X12B-2 | |
Contextual Info: QuickSheet#3 Military Plastic Families High Performance Guaranteed Over the Military Temperature Range Military Plastic Highlights pASIC 1, pASIC 2, pASIC 3, and QuickRAM families 200+MHz Up to 176,000 usable system gates Up to 25k bits dual-port embedded RAM |
Original |
QL1003-U2 | |
verilog code pipeline ripple carry adder
Abstract: vhdl code for half adder using behavioral modeling 8 bit adder circuit turbo encoder circuit, VHDL code verilog code for half adder using behavioral modeling QL8x12B-0PL68C verilog code for implementation of eeprom Verilog code of 1-bit full subtractor structural vhdl code for ripple counter vhdl code of carry save multiplier
|
Original |
||
schematic diagram of a routerContextual Info: Chapter 14 - The Router pASIC 2 Chapter 14: The Router (pASIC 2) The Router employs highly optimized algorithms to connect I/O and logic cells using the pASIC interconnect resources. This finely tuned arrangement produces excellent performance with high utilization. Figure 14-1 shows the mechanism for changing |
Original |
||
Contextual Info: QS-VER-PC QuickLogic pASIC Family VeriBest"ACEPlus/VeriBest" Libraries HIGHLIGHTS Design QuickLogic pASIC 1 FPGAs with ACEPlus Schematic Capture V12.2 on the PC (Windows 3.1/NT) platform enabling a complete design methodology in the VeriBest environment. |
Original |
||
74171
Abstract: 7478 J-K Flip-Flop 7478 jk 74594 7400 series logic ICs shift register by using D flip-flop 7474 7498 4 bit 74395 74822 74278
|
Original |
QL8X12B, 16-bit QL8X12 1000-gate 74171 7478 J-K Flip-Flop 7478 jk 74594 7400 series logic ICs shift register by using D flip-flop 7474 7498 4 bit 74395 74822 74278 | |
Q0-Q15Contextual Info: pASIC 1 FAMILY Power vs Operating Frequency pASIC 1 FAMILY POWER CALCULATIONS Bipolar devices draw similar amounts of current regardless of frequency. CMOS devices use power in relation to the switching frequency, in addition to drawing a nominal amount of static Icc. CMOS power calculations are |
Original |
||
QL8X12B
Abstract: PF100 pASIC 1 Family circuit diagram of Tri-State Buffer using CMOS
|
Original |
QL8X12B 8-by-12 44-pin 68-pin 100-pin 16-bit QL8X12B PF100 pASIC 1 Family circuit diagram of Tri-State Buffer using CMOS | |
Contextual Info: QL24x32BL pASIC 1 Family Low Power 3.3 Volt Operation FPGA pASIC HIGHLIGHTS High Speed - ViaLink" metal-to-metal programmable-via antifuse technology, allows counter speeds over 80 MHz at 3.3 Volt operation. 5Y Tolerant I/Os - Support interface to 5 Volt CMOS, NMOS and |
OCR Scan |
QL24x32BL 24-by-32 144-pin 208-pin QL24x32B 24x32BL PQ208 PF144 144-pin | |
Contextual Info: QL8X12B pASIC 1 Family Very-High-Speed CMOS FPGA Rev B pASIC HIGHLIGHTS Very High Speed – ViaLink metal-to-metal programmable–via antifuse technology, allows counter speeds over 150 MHz and logic cell delays of under 2 ns. …1,000 usable ASIC gates, |
Original |
QL8X12B 8-by-12 44-pin 68-pin 100-pin 16-bit Mentor144-TQFP QL24x32B 208-PQFP 208-CQFP | |
PF144
Abstract: PQ208 QL24X32B-1PQ208C
|
Original |
QL24x32B 24-by-32 144-pin 208-pin 24x32B PQ208 M/883C PF144 PF144 QL24X32B-1PQ208C | |
|
|||
Contextual Info: QL8x12BL pASIC 1 Family Low Power 3.3 Volt Operation FPGA pASIC HIGHLIGHTS High Speed - ViaLink" metal-to-metal programmable-via antifuse technology, allows counter speeds over 80 MHz at 3.3 Volt operation. 5Y Tolerant I/Os - Support interface to 5 Volt CMOS, NMOS and |
OCR Scan |
QL8x12BL 8-by-12 44-pin 68-pin 100-pin 8x12BL PL68C 68-pin PF100 | |
Contextual Info: QL12x16BL pASIC 1 Family Low Power 3.3 Volt Operation FPGA pASIC HIGHLIGHTS High Speed - ViaLink" metal-to-metal programmable-via antifuse technology, allows counter speeds over 80 MHz at 3.3 Volt operation. 5Y Tolerant I/Os - Support interface to 5 Volt CMOS, NMOS and |
OCR Scan |
QL12x16BL 12-by-16 68-pin 84-pin 100-pin QL12xl6B 12x16BL PF100 | |
Contextual Info: QL16x24BL pASIC 1 Family Low Power 3.3 Volt Operation FPGA pASIC HIGHLIGHTS High Speed - ViaLink" metal-to-metal programmable-via antifuse technology, allows counter speeds over 80 MHz at 3.3 Volt operation. 5Y Tolerant I/Os - Support interface to 5 Volt CMOS, NMOS and |
OCR Scan |
QL16x24BL 16-by-24 84-pin 100-pin 144-pin QL16x24B QL16X2VO 16X24BL F144C 84-pin | |
FPGA 144 CPGA 172 PLCC ASIC
Abstract: pASIC 1 Family 883-MIL
|
Original |
QL24x32B 24-by-32 144-pin 208-pin w144-TQFP 208-PQFP 208-CQFP 125oC FPGA 144 CPGA 172 PLCC ASIC pASIC 1 Family 883-MIL | |
pl84cContextual Info: QL12x16BL pASIC 1 Family Low Power 3.3 Volt Operation FPGA pASIC HIGHLIGHTS High Speed - ViaLink metal-to-metal program m able-via antifuse technology, allows counter speeds over 80 MHz at 3.3 Volt operation. 5V Tolerant I/Os - Support interface to 5 Volt CMOS, NMOS and |
OCR Scan |
QL12x16BL 12-by-16 68-pin 84-pin 100-pin L12xl6B QL12X16BL-1 PL84C pl84c | |
PL84C
Abstract: CPGA Package Diagram TQFP 10 10
|
OCR Scan |
QL16x24B 16-by-24 84-pin 100-pin 144-pin 160-pin 16-bit 16x24B PF144C PL84C CPGA Package Diagram TQFP 10 10 | |
16X24B
Abstract: CF160 PF100 PF144 PL84 CPGA Package Diagram
|
Original |
QL16x24B 16-by-24 84-pin 100-pin 144-pin 160-pin 16-bit 16x24B CF160 PF100 PF144 PL84 CPGA Package Diagram | |
PL84
Abstract: ql16x24bl PF100 PF144
|
Original |
QL16x24BL 16-by-24 84-pin 100-pin 144-pin QL16x24B QL16x24 16x24BL PF144 84-pin PL84 ql16x24bl PF100 | |
QL4090
Abstract: pASIC 1 Family 160CQFP 208-CQFP
|
Original |
QL16x24B 16-by-24 84-pin 100-pin 144-pin 160-pin 16-bit V144-TQFP QL24x32B QL4090 pASIC 1 Family 160CQFP 208-CQFP | |
A -1123* test
Abstract: Family of Testability Products process flow diagram
|
Original |