Part Number
    Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    PASIC 1 FAMILY Search Results

    PASIC 1 FAMILY Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    EP1800ILC-70
    Rochester Electronics LLC EP1800 - Classic Family EPLD PDF Buy
    EP1800GM-75/B
    Rochester Electronics LLC EP1800 - Classic Family EPLD PDF Buy
    MG87C196KC/B
    Rochester Electronics LLC 87C196KC - 16-bit Microcontroller, high performance, MCS-96 microcontroller family PDF Buy
    MG87C196KD-16/R
    Rochester Electronics LLC 87C196KD - 16-bit Microcontroller, high performance, MCS-96 microcontroller family PDF Buy
    MG87C196KD-20/R
    Rochester Electronics LLC 87C196KD - 16-bit Microcontroller, high performance, MCS-96 microcontroller family PDF Buy

    PASIC 1 FAMILY Datasheets (1)

    Part ECAD Model Manufacturer Description Datasheet Type PDF PDF Size Page count
    pASIC 1 Family
    Unknown ViaLink Technology Original PDF 189.69KB 4

    PASIC 1 FAMILY Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    68-PIN

    Abstract: 84-PIN cpga pinout 208-pin cpga
    Contextual Info: Military 5.0V pASIC 1 Family Military 5.0V pASIC 1 Family - Very-High-Speed CMOS FPGA Military 5.0V pASIC 1 Family DEVICE HIGHLIGHTS FEATURES Device Highlights Features Very High Speed • ViaLink“ metal-to-metal programmable technology, allows counter speeds over 150 MHz and


    Original
    24x32B CF208 M/883C 8x12B 12x16B 16x24B 24x32B 68-pin 84-pin CG144 cpga pinout 208-pin cpga PDF

    208-pin cpga

    Contextual Info: Military 5.0V pASIC 1 Family Military 5.0V pASIC 1 Family - Very-High-Speed CMOS FPGA last updated 5/15/2000 Military 5.0V pASIC 1 Family DEVICE HIGHLIGHTS FEATURES Device Highlights Features Very High Speed • ViaLink“ metal-to-metal programmable technology, allows counter speeds over 150 MHz and


    Original
    24-by-32 208-pin 24x32B CF208 M/883C 8x12B 12x16B 16x24B 208-pin cpga PDF

    Contextual Info: QuickSheet#3 Military Plastic Families High Performance Guaranteed Over the Military Temperature Range Military Plastic Highlights • pASIC 1, pASIC 2, pASIC 3, and QuickRAM™ families •200+MHz •Up to 176,000 usable system gates •Up to 25k bits dual-port embedded RAM


    Original
    QL1003-U2 PDF

    74171

    Abstract: 7478 J-K Flip-Flop 7478 jk 74594 7400 series logic ICs shift register by using D flip-flop 7474 7498 4 bit 74395 74822 74278
    Contextual Info: QAN1 Registers and Latches in the pASIC Architecture INTRODUCTION Quicklogic’s pASICTM 1 Family of high-performance FPGAs allows logic function speeds of over 100 MHz. The prime objective of the QuickLogic pASIC 1 Family logic cell is to maximize in-system device speed, while


    Original
    QL8X12B, 16-bit QL8X12 1000-gate 74171 7478 J-K Flip-Flop 7478 jk 74594 7400 series logic ICs shift register by using D flip-flop 7474 7498 4 bit 74395 74822 74278 PDF

    QL8X12B

    Abstract: PF100 pASIC 1 Family circuit diagram of Tri-State Buffer using CMOS
    Contextual Info: QL8X12B pASIC 1 Family Very-High-Speed CMOS FPGA Rev B pASIC HIGHLIGHTS Very High Speed – ViaLink metal-to-metal programmable–via antifuse technology, allows counter speeds over 150 MHz and logic cell delays of under 2 ns. …1,000 usable ASIC gates,


    Original
    QL8X12B 8-by-12 44-pin 68-pin 100-pin 16-bit QL8X12B PF100 pASIC 1 Family circuit diagram of Tri-State Buffer using CMOS PDF

    Contextual Info: QL8X12B pASIC 1 Family Very-High-Speed CMOS FPGA Rev B pASIC HIGHLIGHTS Very High Speed – ViaLink metal-to-metal programmable–via antifuse technology, allows counter speeds over 150 MHz and logic cell delays of under 2 ns. …1,000 usable ASIC gates,


    Original
    QL8X12B 8-by-12 44-pin 68-pin 100-pin 16-bit Mentor144-TQFP QL24x32B 208-PQFP 208-CQFP PDF

    PF144

    Abstract: PQ208 QL24X32B-1PQ208C
    Contextual Info: QL24x32B pASIC 1 Family Very-High-Speed CMOS FPGA pASIC HIGHLIGHTS …8,000 usable ASIC gates, 180 I/O pins Very High Speed – ViaLink metal-to-metal programmable–via antifuse technology, allows counter speeds over 150 MHz and logic cell delays of under 2 ns.


    Original
    QL24x32B 24-by-32 144-pin 208-pin 24x32B PQ208 M/883C PF144 PF144 QL24X32B-1PQ208C PDF

    Contextual Info: Q L 8X 12B pASIC 1 Family Very-High-Speed CMOS FPGA Rev B pASIC HIGHLIGHTS Very High Speed - ViaLink" metal-to-metal programmable-via antifuse technology, allows counter speeds over 150 MHz and logic cell delays of under 2 ns. . 1,000 usable ASIC gates,


    OCR Scan
    8-by-12 44-pin 68-pin 100-pin 16-bit PDF

    FPGA 144 CPGA 172 PLCC ASIC

    Abstract: pASIC 1 Family 883-MIL
    Contextual Info: QL24x32B pASIC 1 Family Very-High-Speed CMOS FPGA pASIC HIGHLIGHTS …8,000 usable ASIC gates, 180 I/O pins Very High Speed – ViaLink metal-to-metal programmable–via antifuse technology, allows counter speeds over 150 MHz and logic cell delays of under 2 ns.


    Original
    QL24x32B 24-by-32 144-pin 208-pin w144-TQFP 208-PQFP 208-CQFP 125oC FPGA 144 CPGA 172 PLCC ASIC pASIC 1 Family 883-MIL PDF

    PL84C

    Abstract: CPGA Package Diagram TQFP 10 10
    Contextual Info: QL16x24B pASIC 1 Family Very-High-Speed CMOS FPGA Rev C pASIC HIGHLIGHTS .4,000 usable ASIC gates, 122 I/O pins Very High Speed - ViaLink" metal-to-metal programmable-via antifuse technology, allows counter speeds over 150 MHz and logic cell delays of under 2 ns.


    OCR Scan
    QL16x24B 16-by-24 84-pin 100-pin 144-pin 160-pin 16-bit 16x24B PF144C PL84C CPGA Package Diagram TQFP 10 10 PDF

    16X24B

    Abstract: CF160 PF100 PF144 PL84 CPGA Package Diagram
    Contextual Info: QL16x24B pASIC 1 Family Very-High-Speed CMOS FPGA Rev C pASIC HIGHLIGHTS …4,000 usable ASIC gates, 122 I/O pins Very High Speed – ViaLink metal-to-metal programmable–via antifuse technology, allows counter speeds over 150 MHz and logic cell delays of under 2 ns.


    Original
    QL16x24B 16-by-24 84-pin 100-pin 144-pin 160-pin 16-bit 16x24B CF160 PF100 PF144 PL84 CPGA Package Diagram PDF

    PL84

    Abstract: ql16x24bl PF100 PF144
    Contextual Info: QL16x24BL pASIC 1 Family Low Power 3.3 Volt Operation FPGA pASIC HIGHLIGHTS High Speed – ViaLink metal-to-metal programmable–via antifuse technology, allows counter speeds over 80 MHz at 3.3 Volt operation. 5V Tolerant I/Os – Support interface to 5 Volt CMOS, NMOS and


    Original
    QL16x24BL 16-by-24 84-pin 100-pin 144-pin QL16x24B QL16x24 16x24BL PF144 84-pin PL84 ql16x24bl PF100 PDF

    QL4090

    Abstract: pASIC 1 Family 160CQFP 208-CQFP
    Contextual Info: QL16x24B pASIC 1 Family Very-High-Speed CMOS FPGA Rev C pASIC HIGHLIGHTS …4,000 usable ASIC gates, 122 I/O pins Very High Speed – ViaLink metal-to-metal programmable–via antifuse technology, allows counter speeds over 150 MHz and logic cell delays of under 2 ns.


    Original
    QL16x24B 16-by-24 84-pin 100-pin 144-pin 160-pin 16-bit V144-TQFP QL24x32B QL4090 pASIC 1 Family 160CQFP 208-CQFP PDF

    CPGA144

    Contextual Info: QL16X24B pASIC 1 FAMILY Very-High-Speed 4K 12K Gate CMOS FPGA PRELIMINARY DATA pASIC HIGHLIGHTS .4000 usable gates, 122 input pins B Very High Speed - ViaLink metal-to-metal programmable-via anti­ fuse technology, allows data path speeds over 150 MHz, and logic cell


    OCR Scan
    QL16X24B 16-by-24 QL16x24B QL16x24 CPGA144 PDF

    QL8X12A

    Abstract: pl68c 96
    Contextual Info: QL8X12A pASIC 1 FAMILY Very-High-Speed IK 3K Gate CMOS FPGA April 1993 pASIC HIGHLIGHTS RSI Very-High-Speed, Flexible FPGA Architecture - ViaLink metal-tometal, low-resistance antifuse (<50 ohm) interconnect technology allows data path performance over 125 MHz with logic cell delays of under 2.5 ns.


    OCR Scan
    QL8X12A 8-by-12 L8X12A QL8x12A QU1KS002 pl68c 96 PDF

    QL4090

    Contextual Info: QL12X16B pASIC 1 Family Very-High-Speed CMOS FPGA Rev C pASIC HIGHLIGHTS …2,000 usable ASIC gates, 88 I/O pins Very High Speed – ViaLink metal-to-metal programmable–via antifuse technology, allows counter speeds over 150 MHz and logic cell delays of under 2 ns.


    Original
    QL12X16B 12-by-16 68-pin 84-pin 100-pin 16-bit Synops144-TQFP QL24x32B 208-PQFP QL4090 PDF

    PF100

    Abstract: PL84 QL12X16B CPGA Package design 12x16B
    Contextual Info: QL12X16B pASIC 1 Family Very-High-Speed CMOS FPGA Rev C pASIC HIGHLIGHTS …2,000 usable ASIC gates, 88 I/O pins Very High Speed – ViaLink metal-to-metal programmable–via antifuse technology, allows counter speeds over 150 MHz and logic cell delays of under 2 ns.


    Original
    QL12X16B 12-by-16 68-pin 84-pin 100-pin 16-bit 12x16B PF100 PL84 QL12X16B CPGA Package design PDF

    PF100

    Abstract: PL84
    Contextual Info: QL12x16BL pASIC 1 Family Low Power 3.3 Volt Operation FPGA pASIC HIGHLIGHTS High Speed – ViaLink metal-to-metal programmable–via antifuse technology, allows counter speeds over 80 MHz at 3.3 Volt operation. 5V Tolerant I/Os – Support interface to 5 Volt CMOS, NMOS and


    Original
    QL12x16BL 12-by-16 68-pin 84-pin 100-pin QL12x16B QL12x4 12x16BL PF100 PL84 PDF

    PF144

    Abstract: PQ208
    Contextual Info: QL24x32BL pASIC 1 Family Low Power 3.3 Volt Operation FPGA pASIC HIGHLIGHTS High Speed – ViaLink metal-to-metal programmable–via antifuse technology, allows counter speeds over 80 MHz at 3.3 Volt operation. 5V Tolerant I/Os – Support interface to 5 Volt CMOS, NMOS and


    Original
    QL24x32BL 24-by-32 144-pin 208-pin QL24x32B 24x32BL PQ208 PF144 144-pin PF144 PDF

    Contextual Info: bSE » • TOGBDBO DDGDlb? 47T « f l U I C QL8X12A pASIC 1 FAMILY Very-High-Speed IK 3K Gate CMOS FPGA April 1993 pASIC HIGHLIGHTS .3000 total available gates Q Very-High-Speed, Flexible FPGA Arcliitecture - ViaLink metal-tometal, low-resistance antifuse (<50 ohm) interconnect technology allows


    OCR Scan
    QL8X12A 8-by-12 8x12A PDF

    Contextual Info: Q L16X24B pASIC 1 Family Very-High-Speed CMOS FPGA Rev C pASIC HIGHLIGHTS .4,000 usable ASIC gates, 122 I/O pins Very High Speed - ViaLink metal-to-metal program m able-via antifuse technology, allows counter speeds over 150 MHz and logic cell delays of under 2 ns.


    OCR Scan
    L16X24B 16-by-24 84-pin 100-pin 144-pin 160-pin 16-bit 16x24B PF144C PDF

    ACT1020

    Abstract: QL12X16-1PL68C ACT1020 pga pl68c ACT1020 fpga
    Contextual Info: bSE D flUICK LOGIC RQD3Q3D 00DQ057 b4T M ü l l I C QL12X16 pASIC 1 FAMILY Very-High-Speed 2K 6K Gate CMOS FPGA pASIC HIGHLIGHTS B Very H igh Speed - ViaLink metal-to-metal progranunable-via anti­ fuse technology, allows counter speeds over 100 MHz, and logic cell


    OCR Scan
    00DQ057 QL12X16 12-by-16 68-pin 100-pin 16-bit 12x16 ACT1020 QL12X16-1PL68C ACT1020 pga pl68c ACT1020 fpga PDF

    Contextual Info: 2UICK L O G I C bSE D T D0 3 D3 G DOOODHT 5 7 3 • Û U I C QL8X12 pASIC 1 FAMILY Very-High-Speed 1K (3K Gate CMOS FPGA pASIC HIGHLIGHTS H Very High Speed - ViaLink metal-to-metal programmable-via antifuse technology, allows counter speeds over 100 MHz, and logic


    OCR Scan
    QL8X12 8-by-12 68-pin 100-pin 16-bit PDF

    Contextual Info: Q L 3 1 0 0 /Q L 3 1 0 0 R 100,000 Usable PLD Gate pASIC 3 FPGA Combining High Performance and High Density ADVANCED DATA pASIC 3 HIGHLIGHTS . 100,000 usable PLD gates, 363 I/O pins 16,128 bit RAM Option B High Performance and High Density -100,000 Usable PLD Gates with 363 I/Os


    OCR Scan
    -16-bit PDF