CHN G4 141
Abstract: CHN G4 112 chn 711 chn 832 CHN 833 CHN G4 136 CHN G4 119 TS22 CHN G4 140 XRT86VL32IB
Contextual Info: XRT86VL3x T1/E1/J1 FRAMER/LIU COMBO - ARCHITECTURE DESCRIPTION JANUARY 2007 REV. 1.2.2 GENERAL DESCRIPTION The XRT86VL3x is a 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framer and LIU integrated solution featuring R3 technology Relayless, Reconfigurable, Redundancy that comes in a 2-channel, 4-channel,
|
Original
|
XRT86VL3x
XRT86VL3x
CHN G4 141
CHN G4 112
chn 711
chn 832
CHN 833
CHN G4 136
CHN G4 119
TS22
CHN G4 140
XRT86VL32IB
|
PDF
|
CHN G4 136
Abstract: CHN G4 319 CHN G4 117 CHN G4 CHN 922 equivalent CHN 703 SLC96 alarm frame format chn 711 chn 037 digital clock with alarm using 8051
Contextual Info: XRT86VL3x T1/E1/J1 FRAMER/LIU COMBO - ARCHITECTURE DESCRIPTION JULY 2006 REV. 1.2.0 GENERAL DESCRIPTION The XRT86VL3x is a 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framer and LIU integrated solution featuring R3 technology Relayless, Reconfigurable, Redundancy that comes in a 2-channel, 4-channel,
|
Original
|
XRT86VL3x
XRT86VL3x
CHN G4 136
CHN G4 319
CHN G4 117
CHN G4
CHN 922 equivalent
CHN 703
SLC96 alarm frame format
chn 711
chn 037
digital clock with alarm using 8051
|
PDF
|
CHN G4 136
Abstract: chn 711 CHN G4 141 CHN G4 124 CHN G4 137 CHN 423
Contextual Info: XRT86VL3x T1/E1/J1 FRAMER/LIU COMBO - ARCHITECTURE DESCRIPTION JANUARY 2007 REV. 1.2.2 GENERAL DESCRIPTION The XRT86VL3x is a 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framer and LIU integrated solution featuring R3 technology Relayless, Reconfigurable, Redundancy that comes in a 2-channel, 4-channel,
|
Original
|
XRT86VL3x
XRT86VL3x
CHN G4 136
chn 711
CHN G4 141
CHN G4 124
CHN G4 137
CHN 423
|
PDF
|
CHN G4 136
Abstract: CHN G4 117 CHN G4 112 CHN G4 140 wireless 4-bit data transmission using 8051 64126 CHN 523 CHN G4 115
Contextual Info: XRT86VL3x T1/E1/J1 FRAMER/LIU COMBO - ARCHITECTURE DESCRIPTION JULY 2006 REV. 1.2.1 GENERAL DESCRIPTION The XRT86VL3x is a 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framer and LIU integrated solution featuring R3 technology Relayless, Reconfigurable, Redundancy that comes in a 2-channel, 4-channel,
|
Original
|
XRT86VL3x
XRT86VL3x
CHN G4 136
CHN G4 117
CHN G4 112
CHN G4 140
wireless 4-bit data transmission using 8051
64126
CHN 523
CHN G4 115
|
PDF
|
TMC454
Abstract: TMC454 datasheet ST CHN ld1117 Sine Wave Generator using 8051 PID code for avr circuit diagram of pid controller CHN G4 019 advantages of 5-phase STEPPER MOTORs CHN 632 stepper motors control with 8 bit avr pwm 5-phase drive STEPPER MOTOR
Contextual Info: TMC454 DATASHEET v. 1.02 / October 5, 2009 1 TMC454 – DATA SHEET - Software Compatible Successor of the TMC453 Single Axis Controller with Incremental Encoder Interface TRINAMIC Motion Control GmbH & Co. KG Sternstraße 67 D – 20357 Hamburg GERMANY
|
Original
|
TMC454
TMC454
TMC453
TMC454 datasheet
ST CHN ld1117
Sine Wave Generator using 8051
PID code for avr circuit diagram of pid controller
CHN G4 019
advantages of 5-phase STEPPER MOTORs
CHN 632
stepper motors control with 8 bit avr pwm
5-phase drive STEPPER MOTOR
|
PDF
|
rbs 6201 manual
Abstract: rbs 6201 POWER CONSUMPTION chn 452 rbs 6201 specification chn 710 SCR PIN CONFIGURATION CHN 035 RBS 6201 INFORMATION SDH 209 rbs 6201 LOP 36 AF
Contextual Info: XRT86L38 PRELIMINARY PRELIMINARY OCTAL T1/E1/J1 FRAMER/LIU COMBO NOVEMBER 2003 REV. P1.0.4 GENERAL DESCRIPTION The XRT86L38 is an eight-channel 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framer and LIU integrated solution. The XRT86L38 contains an integrated DS1/
|
Original
|
XRT86L38
XRT86L38
TR54016,
G-703,
rbs 6201 manual
rbs 6201 POWER CONSUMPTION
chn 452
rbs 6201 specification
chn 710
SCR PIN CONFIGURATION CHN 035
RBS 6201 INFORMATION
SDH 209
rbs 6201
LOP 36 AF
|
PDF
|
chn 924
Abstract: chn 648 equivalent
Contextual Info: XRT86L38 PRELIMINARY PRELIMINARY OCTAL T1/E1/J1 FRAMER/LIU COMBO JUNE 2004 REV. P1.1.3 GENERAL DESCRIPTION The XRT86L38 is an eight-channel 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framer and LIU integrated solution featuring R3 technology Relayless, Reconfigurable, Redundancy . The physical interface is optimized with internal impedance, and with the patented pad structure, the XRT86L38 provides protection
|
Original
|
XRT86L38
XRT86L38
TR54016,
G-703,
chn 924
chn 648 equivalent
|
PDF
|
chn 924
Abstract: CHN 643 144T1 CHN G4 120 chn 648 equivalent 1/CHN 545
Contextual Info: XRT86L38 PRELIMINARY PRELIMINARY OCTAL T1/E1/J1 FRAMER/LIU COMBO MAY 2004 REV. P1.1.1 GENERAL DESCRIPTION The XRT86L38 is an eight-channel 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framer and LIU integrated solution featuring R3 technology Relayless, Reconfigurable, Redundancy . The physical interface is optimized with internal impedance, and with the patented pad structure, the XRT86L38 provides protection
|
Original
|
XRT86L38
XRT86L38
TR54016,
G-703,
chn 924
CHN 643
144T1
CHN G4 120
chn 648 equivalent
1/CHN 545
|
PDF
|
|
Contextual Info: SN74ACT8837 64-Bit Floating Point Unit • M u ltip lie r and A L U in One Chip • 6 5 -n s P ipelined P erfo rm a nce • L o w -P o w e r EPIC C M O S • M e e ts IEEE Standard fo r 3 2 - and 6 4 -B it M u ltip ly , A d d , and S u b tra c t • Three-Port A rc h ite c tu re , 6 4 -B it In te rn a l Bus
|
OCR Scan
|
SN74ACT8837
64-Bit
T8837
|
PDF
|
add 2201
Abstract: l 7135 MOTOROLA MP
Contextual Info: XRT86L34 PRELIMINARY QUAD T1/E1/J1 FRAMER/LIU COMBO NOVEMBER 2003 REV. P1.0.2 GENERAL DESCRIPTION The XRT86L34 is a four-channel 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framer and LIU integrated solution. The XRT86L34 contains an integrated DS1/ E1/J1 framer and LIU which provide DS1/E1/J1 framing and error accumulation in accordance with ANSI/
|
Original
|
XRT86L34
XRT86L34
add 2201
l 7135
MOTOROLA MP
|
PDF
|
Digital Alarm Clock using 8051
Abstract: chn 448 chn 706 CHN 632 CHN 703 RAM 2112 256 word 32.768mhz pin hole thru chn 608 microcontroller 8051 application of alarm clock octal tri state buffer ic
Contextual Info: áç XRT84L38 OCTAL T1/E1/J1 FRAMER FEBRUARY 2004 REV. 1.0.0 GENERAL DESCRIPTION The XRT84L38 is an eight-channel 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framing controller. The XRT84L38 contains an integrated DS1/E1/J1 framer which provides DS1/E1/J1 framing and error accumulation in accordance with ANSI/ITU_T specifications.
|
Original
|
XRT84L38
XRT84L38
Digital Alarm Clock using 8051
chn 448
chn 706
CHN 632
CHN 703
RAM 2112 256 word
32.768mhz pin hole thru
chn 608
microcontroller 8051 application of alarm clock
octal tri state buffer ic
|
PDF
|
CHN G4 309
Abstract: 40 serice free DMO 565 R CHN 932
Contextual Info: xr XRT86L38 PRELIMINARY OCTAL T1/E1/J1 FRAMER/LIU COMBO JANUARY 2005 REV. P1.1.7 GENERAL DESCRIPTION The XRT86L38 is an eight-channel 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framer and LIU integrated solution featuring R3 technology Relayless, Reconfigurable, Redundancy .
|
Original
|
XRT86L38
XRT86L38
CHN G4 309
40 serice free
DMO 565 R
CHN 932
|
PDF
|
CHN G4 136
Abstract: chn7 SA8 357 TR54016 XRT83L38 XRT84L38 XRT84L38IB 7174B 8ch LOW SATURATION DRIVER C1-168
Contextual Info: XRT84L38 OCTAL T1/E1/J1 FRAMER SEPTEMBER 2006 REV. 1.0.1 GENERAL DESCRIPTION The XRT84L38 is an eight-channel 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framing controller. The XRT84L38 contains an integrated DS1/E1/J1 framer which provides DS1/E1/J1 framing and error
|
Original
|
XRT84L38
XRT84L38
CHN G4 136
chn7
SA8 357
TR54016
XRT83L38
XRT84L38IB
7174B
8ch LOW SATURATION DRIVER
C1-168
|
PDF
|
CHN G4 124
Abstract: CHN G4 329
Contextual Info: áç XRT84L38 PRELIMINARY OCTAL T1/E1/J1 FRAMER JULY 2003 REV. P1.0.4 GENERAL DESCRIPTION The XRT84L38 is an eight-channel 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framing controller. The XRT84L38 contains an integrated DS1/E1/J1 framer which provides DS1/E1/J1 framing and error accumulation in accordance with ANSI/ITU_T specifications.
|
Original
|
XRT84L38
XRT84L38
CHN G4 124
CHN G4 329
|
PDF
|
|
|
DMO 565 R
Abstract: CHN 652 CHN 933 chn 539 W0104 CHN 628 CHN 523 chn 648 equivalent 3667 ict XRT86L34IB
Contextual Info: XRT86L34 PRELIMINARY PRELIMINARY QUAD T1/E1/J1 FRAMER/LIU COMBO MAY 2004 REV. P1.1.1 GENERAL DESCRIPTION The XRT86L34 is a four-channel 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framer and LIU integrated solution featuring R3 technology Relayless, Reconfigurable, Redundancy . The physical interface is optimized with internal impedance, and with the patented pad structure, the XRT86L34 provides protection
|
Original
|
XRT86L34
XRT86L34
DMO 565 R
CHN 652
CHN 933
chn 539
W0104
CHN 628
CHN 523
chn 648 equivalent
3667 ict
XRT86L34IB
|
PDF
|
SDH 209
Abstract: DMO 565 R SCR PIN CONFIGURATION CHN 035 CHN G4 309 telephone schemes sa8316 dmo 265 CHN G4 329
Contextual Info: xr XRT86VL38 PRELIMINARY OCTAL T1/E1/J1 FRAMER/LIU COMBO MARCH 2005 REV. P1.0.6 GENERAL DESCRIPTION The XRT86VL38 is an eight-channel 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framer and LIU integrated solution featuring R3 technology Relayless, Reconfigurable, Redundancy .
|
Original
|
XRT86VL38
XRT86VL38
SDH 209
DMO 565 R
SCR PIN CONFIGURATION CHN 035
CHN G4 309
telephone schemes
sa8316
dmo 265
CHN G4 329
|
PDF
|
HAI 7203
Abstract: ACT8847 74ACT8847 SN74 multiplier
Contextual Info: TEXAS INSTR LOGIC SSE D 0^1723 GQÖS7G3 7 SN74ACT8847 64-Bit Floating Point Unit • Meets IEEE Standard for Single- and DoublePrecision Formats • Performs Floating Point and Integer Add, Subtract, Multiply, Divide, Square Root, and Compare • 64-Bit IEEE Divide in 11 Cycles, 64-Bit Square
|
OCR Scan
|
SN74ACT8847
64-Bit
SN74ACT8837
30-ns,
40-ns
50-ns
SN74ACT8847
AGT88X7
HAI 7203
ACT8847
74ACT8847
SN74 multiplier
|
PDF
|
SN74ACT8847
Abstract: ACT8847 ti 8847
Contextual Info: SN74ACT8847 64-Bit Floating Point Unit • Meets IEEE Standard for Single- and DoublePrecision Formats • Performs Floating Point and Integer Add, Subtract, Multiply, Divide, Square Root, and Compare • 64-Bit IEEE Divide in 11 Cycles, 64-Bit Square Root in 14 Cycles
|
OCR Scan
|
SN74ACT8847
64-Bit
30-ns,
40-ns
50-ns
ACT88X7
SN74ACT8847
ACT8847
ti 8847
|
PDF
|
mps AA2
Contextual Info: MULTI-ISSUE 64-BIT MICROPROCESSOR Features 79RC5000 * Lange, efficient on-chip caches 32KB Instruction Cache, 32KB Data Cache 2-set associative in each cach Virtually indexed and physically tagged to minimize cache flushes Wite-back and write-through selectable on a per page
|
OCR Scan
|
64-BIT
79RC5000
300M-lz
64-tit
achieves400dhrystone
223-ball
272-ball
IDT79RV5000
200MHz
mps AA2
|
PDF
|
chn 542
Contextual Info: xr XRT86VL32 PRELIMINARY DUAL T1/E1/J1 FRAMER/LIU COMBO FEBRUARY 2005 REV. P1.0.3 GENERAL DESCRIPTION The XRT86VL32 is a two-channel 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framer and LIU integrated solution featuring R3 technology Relayless, Reconfigurable, Redundancy .
|
Original
|
XRT86VL32
XRT86VL32
chn 542
|
PDF
|
DMO 565 R
Abstract: SCR PIN CONFIGURATION CHN 035 tp 147
Contextual Info: xr XRT86VL34 PRELIMINARY QUAD T1/E1/J1 FRAMER/LIU COMBO JUNE 2005 REV. P1.0.4 GENERAL DESCRIPTION The XRT86VL34 is a four-channel 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framer and LIU integrated solution featuring R3 technology Relayless, Reconfigurable, Redundancy .
|
Original
|
XRT86VL34
XRT86VL34
DMO 565 R
SCR PIN CONFIGURATION CHN 035
tp 147
|
PDF
|
RxFr1544
Contextual Info: xr XRT86VL32 PRELIMINARY DUAL T1/E1/J1 FRAMER/LIU COMBO JUNE 2005 REV. P1.0.4 GENERAL DESCRIPTION The XRT86VL32 is a two-channel 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framer and LIU integrated solution featuring R3 technology Relayless, Reconfigurable, Redundancy .
|
Original
|
XRT86VL32
XRT86VL32
RxFr1544
|
PDF
|
DMO 565 R
Abstract: dmo 465 Twelve NC Code
Contextual Info: xr XRT86L34 PRELIMINARY QUAD T1/E1/J1 FRAMER/LIU COMBO NOVEMBER 2004 REV. P1.1.6 GENERAL DESCRIPTION The XRT86L34 is a four-channel 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framer and LIU integrated solution featuring R3 technology Relayless, Reconfigurable, Redundancy .
|
Original
|
XRT86L34
XRT86L34
DMO 565 R
dmo 465
Twelve NC Code
|
PDF
|
dmo 265
Abstract: CHN 923 P118 TR54016
Contextual Info: xr XRT86L34 PRELIMINARY QUAD T1/E1/J1 FRAMER/LIU COMBO JANUARY 2005 REV. P1.1.8 GENERAL DESCRIPTION The XRT86L34 is a four-channel 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framer and LIU integrated solution featuring R3 technology Relayless, Reconfigurable, Redundancy .
|
Original
|
XRT86L34
XRT86L34
dmo 265
CHN 923
P118
TR54016
|
PDF
|