CACHE MEMORY Search Results
CACHE MEMORY Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
2964B/BUA |
![]() |
2964B - Dynamic Memory Controller |
![]() |
||
9517A-4DM/B |
![]() |
9517A - DMA Controller |
![]() |
||
74S201J/R |
![]() |
74S201 - 256-Bit High-Performance Random-Access Memories |
![]() |
||
27S191DM/B |
![]() |
AM27S191 - 2048x8 Bipolar PROM |
![]() |
||
27S181PC-G |
![]() |
AM27S181 - 1024x8 Bipolar PROM |
![]() |
CACHE MEMORY Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: Section 9 Cache Memory CAC 9.1 Overview The LSI has an on-chip cache memory (CAC) with 1 kbyte of cache data and a 256-entry cache tag. The cache data and cache tag space can be used as on-chip RAM space when the cache is not being used. 9.1.1 Features The CAC has the following features. The cache tag and cache data configuration is shown in |
OCR Scan |
256-entry | |
TAG 9101
Abstract: R/TRIAC tag 9101 MPC860 stream register cache coherency (1/TAG 9101
|
Original |
MPC860 TAG 9101 R/TRIAC tag 9101 stream register cache coherency (1/TAG 9101 | |
CACHEContextual Info: SECTION 5 INSTRUCTION CACHE The instruction cache I-cache is a 4-Kbyte, 2-way set associative cache. The cache is organized into 128 sets, with two lines per set and four words per line. Cache lines are aligned on 4-word boundaries in memory. A cache access cycle begins with an instruction request from the CPU instruction |
Original |
||
R/TRIAC tag 9101
Abstract: MPC821 TAG 9101
|
Original |
MPC821 R/TRIAC tag 9101 TAG 9101 | |
Contextual Info: [P K IILO fiilD M A lS V in te i 82495XP CACHE CONTROLLER/ 82490XP CACHE RAM MESI Cache Consistency Protocol Hardware Cache Snooping Maintains Consistency with Primary Cache via Inclusion Principle Flexible User-Implemented Memory Interface Enables Wide Range of |
OCR Scan |
82495XP 82490XP 208-Lead 84Lead | |
MPC509
Abstract: tag126
|
Original |
MPC509 MPC509 tag126 | |
80486 microprocessor features
Abstract: architecture of 80486 microprocessor 80386 microprocessor features 80486 subsystem design intel 80386 bus architecture cache memory OF intel 80386 82C30
|
OCR Scan |
MS82C308 82C307/82C327, 80486 microprocessor features architecture of 80486 microprocessor 80386 microprocessor features 80486 subsystem design intel 80386 bus architecture cache memory OF intel 80386 82C30 | |
MPC860Contextual Info: SECTION 10 DATA CACHE 10.1 OVERVIEW The MPC860 data cache is a 4 kbyte two-way set associative cache. The cache organization is 128 sets, two lines per set, and four words per line. Cache lines are aligned on 4-word boundaries in memory. Two state bits are included in each cache line and |
Original |
MPC860 | |
MPC821
Abstract: TAG126
|
Original |
MPC821 TAG126 | |
IPC 4104
Abstract: 4116 DRAM C 4751-1 0x00000001 0X094 0x10-0x13 41416 AR11 AR12 AR14
|
Original |
||
MEA 2901
Abstract: I486dx 82490dx 241084 21A27 Intel 82495 Cache Controller L486 AT 30B 82495DX i486 bus interface
|
OCR Scan |
Intel486TM 82495DX 82490DX MEA 2901 I486dx 241084 21A27 Intel 82495 Cache Controller L486 AT 30B i486 bus interface | |
M68020
Abstract: MC68EC020 FF000000 MC68020 A31-A24
|
OCR Scan |
MC68020/EC020 MC68020/EC020. 32-bit M68020 MC68EC020 FF000000 MC68020 A31-A24 | |
80387
Abstract: weitek 85C320 85C330 3i bios chip 80386 85C310 cache controller pipeline architecture for 80386 21U9
|
OCR Scan |
85C310 25/33MHz 32K/64K/128K/256K 100-Pin 80387 weitek 85C320 85C330 3i bios chip 80386 85C310 cache controller pipeline architecture for 80386 21U9 | |
SiS 386
Abstract: 80387 386 sis weitek 85C330 sis85
|
OCR Scan |
85C310 25/33MHz 32K/64K/128K/256K SiS 386 80387 386 sis weitek 85C330 sis85 | |
|
|||
Contextual Info: w a _EDI8F64128C ELECTRONIC DESIGNS INC j 1MByte Secondary Cache for Pentium Systems 128Kx64 Static RAM High Speed CMOS Cache Memory Module Features The EDI8F64128C is a high speed 1MByte secondary 1MByte Secondary Cache Module cache module which is ideal for use with many Intel Pentium |
OCR Scan |
EDI8F64128C 128Kx64 I8F64128C 128Kx8 EDI8F64128C15MMC EDI8F64128C20MMC EDI8F64128C25MMC 323D114 DDQ17Ã | |
Contextual Info: IDT79R3071 IDT79R3071E IDT79R3071 RISController" Integrated Device Technology, Inc. FEATURES Large on-chip caches with user configurability — 16kB Instruction Cache, 4kB Data Cache — Dynamically configurable to 8kB Instruction Cache, 8kB Data Cache |
OCR Scan |
IDT79R3071 IDT79R3071E IDT79R3071â 84-pin 4A25771 IDT79R3071 79R3071 79R3071E 79R3071 | |
block diagram of 80386 microprocessor
Abstract: 80386 microprocessor features block diagram of processor 80386 interface 80386 80387 80386 bus technology
|
OCR Scan |
MS82C340 MS82C341 MS82C342 MS82C343 PID036 block diagram of 80386 microprocessor 80386 microprocessor features block diagram of processor 80386 interface 80386 80387 80386 bus technology | |
cache controller
Abstract: 486DX2 i486 DX2 486DX2* circuits cache ram 64k x 8 cpu schematic 486dx schematic 486 DX2 component 486 system bus PL84C
|
Original |
486DX 1024K QL12x16 PL84C cache controller 486DX2 i486 DX2 486DX2* circuits cache ram 64k x 8 cpu schematic 486dx schematic 486 DX2 component 486 system bus | |
Contextual Info: IDT79R3071 IDT79R3071E IDT79R3071 “ RISControllerTI Integrated Device Technology, Inc. FEATURES Large on-chip caches with user configurability — 16kB Instruction Cache, 4kB Data Cache — Dynamically configurable to 8kB Instruction Cache, 8kB Data Cache |
OCR Scan |
IDT79R3071 IDT79R3071E 84-pin 4A25771 IDT79R3071 33MHz 79R3071 79R3071E | |
intel 80486 architecture
Abstract: architecture of 80486 block diagram of processor 80486 80486* diagram circuits intel 80486 80486 pinout diagram 80486 80486 architecture TAG A3 idt p28-2
|
Original |
80486TM IDT71B74 IDT71256 AB-03 IDT71B74 80486-based IDT71B74s IDT71256 intel 80486 architecture architecture of 80486 block diagram of processor 80486 80486* diagram circuits intel 80486 80486 pinout diagram 80486 80486 architecture TAG A3 idt p28-2 | |
MTA02
Abstract: i860Xp MT 8222 Intel 82495 Cache Controller 3ce-14 LR1 D09 ahy 103 i860 64-Bit Microprocessor Performance Brief MCache Second Level Cache-Controller
|
OCR Scan |
82495XP 82490XP Controller/82490XP MTA02 i860Xp MT 8222 Intel 82495 Cache Controller 3ce-14 LR1 D09 ahy 103 i860 64-Bit Microprocessor Performance Brief MCache Second Level Cache-Controller | |
IEEE1148
Abstract: artificial intelligence today
|
Original |
||
MPC823Contextual Info: SECTION 10 DATA CACHE The MPC823 data cache is a 1K two-way, set-associative cache. It is organized into 32 sets, two lines per set and four words per line. Cache lines are aligned on 4-word boundaries in memory and can be used as an SRAM that allows the application to lock critical data |
Original |
MPC823 | |
xxxjxContextual Info: in t e i 82495XP CACHE CONTROLLER/ 82490XP CACHE RAM Two-Way, Set Associative, Secondary Cache for i860 xp Microprocessor 50 MHz “No Glue” Interface with CPU Configurable — Cache Size 256 or 512 Kbytes — Line Width 32, 64 or 128 Bytes — Memory Bus Width 64 or 128 Bits |
OCR Scan |
82495XP 82490XP 10-3a. Controiler/82490XP xxxjx |