Part Number
    Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    BIDIRECTIONAL BUS VHDL Search Results

    BIDIRECTIONAL BUS VHDL Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    2947/BRA
    Rochester Electronics LLC 2947 - Bus Transceiver, 8-Bit, Bidirectional, With Noninverting 3-State Outputs - Dual marked (5962-8672301RA) PDF Buy
    54F169/QEA
    Rochester Electronics LLC 54F169 - Binary Counter, F/FAST Series, Synchronous, Positive Edge Triggered, 4-Bit, Bidirectional, TTL, CQCC20 - Dual marked (5962-8607201EA) PDF Buy
    54F646/Q3A
    Rochester Electronics LLC 54F646 - BUS TRANSCEIVER/REGISTER PDF Buy
    29C863ADM/B
    Rochester Electronics LLC AM29C863A -High Performance CMOS Bus Transceiver PDF Buy
    54F648/BLA
    Rochester Electronics LLC 54F648 - Bus Transceiver/Register Inverted - Dual marked (5962-8975402LA) PDF Buy

    BIDIRECTIONAL BUS VHDL Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    avalon verilog I2C

    Abstract: verilog code for i2c vhdl code for i2c master I2C master controller VHDL code vhdl code for i2c Slave vhdl code for i2c Avalon verilog code for I2C MASTER slave verilog code for I2C MASTER vhdl code for i2c interface in fpga
    Contextual Info: Digital Blocks DB-I2C-M-AVLN Semiconductor IP Avalon Bus I2C Controller General Description The Digital Blocks DB-I2C-M-AVLN Controller IP Core interfaces a microprocessor via the Avalon Bus to an I2C Bus. The I2C is a two-wire bidirectional interface standard


    Original
    DB9000AVLN avalon verilog I2C verilog code for i2c vhdl code for i2c master I2C master controller VHDL code vhdl code for i2c Slave vhdl code for i2c Avalon verilog code for I2C MASTER slave verilog code for I2C MASTER vhdl code for i2c interface in fpga PDF

    LCMXO2-1200HC-4TG100C

    Abstract: RD1046 I2C WISHBONE INTERFACE LCMXO2-1200HC-4TG100 LFXP2-5E-5M132C 8H90 format for design and implementation of microcontroller using vhdl vhdl i2c wishbone interface
    Contextual Info: I2C Master with WISHBONE Bus Interface November 2010 Reference Design RD1046 Introduction The I2C Inter-IC Communication bus has become an industrial de-facto standard for short-distance communication among ICs since its introduction in the early 1980s. The I2C bus uses two bidirectional open-drain wires with


    Original
    RD1046 1980s. 1-800-LATTICE LCMXO2-1200HC-4TG100C RD1046 I2C WISHBONE INTERFACE LCMXO2-1200HC-4TG100 LFXP2-5E-5M132C 8H90 format for design and implementation of microcontroller using vhdl vhdl i2c wishbone interface PDF

    APB to I2C interface

    Abstract: i2c controller with apb interface AMBA APB bus protocol vhdl i2c DB-I2C-M-APB complete I2C specifications verilog program for 16 bit processor verilog ARC processor i2c/APB to I2C interface
    Contextual Info: Digital Blocks DB-I2C-M-APB Semiconductor IP APB Bus I2C Controller General Description The Digital Blocks DB-I2C-M-APB Controller IP Core interfaces an ARM, MIPS, PowerPC, ARC, or other high performance microprocessor via the AMBA 2.0 APB System Interconnect Fabric to an I2C Bus. The I2C is a two-wire bidirectional interface


    Original
    PDF

    1 wire verilog code

    Abstract: BUS BAR specification DS2502-E48 1-wire vhdl AN119 APP119 DS2408 DS89C200
    Contextual Info: Maxim > App Notes > 1-Wire Devices ASICs Battery Management Keywords: DS1WM, 1WM, 1-Wire, 1-Wire Master, DS89C200, ASIC, Verilog, VHDL, 1wire, 1 wire Mar 08, 2002 APPLICATION NOTE 119 Embedding the 1-Wire® Master Abstract: This application note shows how to incorporate the 1-Wire Master 1WM into a user's ASIC design.


    Original
    DS89C200, DS89C200 fo492 com/an119 DS2408: DS2502-E48: AN119, APP119, Appnote119, 1 wire verilog code BUS BAR specification DS2502-E48 1-wire vhdl AN119 APP119 DS2408 PDF

    z80 microprocessor

    Abstract: CZ80PIO z80-pio z80 microprocessor family CZ80CPU zilog z80 microprocessor applications z80 vhdl Z80CPU Z80PIO z80PIO vhdl
    Contextual Info: CZ80PIO Peripheral device September 2001 Product Specification AllianceCORE Facts Core Specifics See Table 1 Provided with Core Documentation Core Specifications, test set details Design File Formats EDIF netlist , VHDL or Verilog Source RTL available at extra cost


    Original
    CZ80PIO z80 microprocessor z80-pio z80 microprocessor family CZ80CPU zilog z80 microprocessor applications z80 vhdl Z80CPU Z80PIO z80PIO vhdl PDF

    amd 2901 alu

    Abstract: 4 bit microprocessor using vhdl amd 2901 verilog amd 2901 pinout diagram am 2901 verilog 8 BIT ALU design with verilog 32 BIT ALU design with vhdl basic microprocessor block diagram amd 2901 AM2901
    Contextual Info: C2901 Microprocessor Slice January 10, 2000 Product Specification AllianceCORE Facts Core Specifics See Table 1 Provided with Core Documentation Core documentation Design File Formats EDIF Netlist; .ngc VHDL/Verilog Source RTL available extra Constraints File


    Original
    C2901 amd 2901 alu 4 bit microprocessor using vhdl amd 2901 verilog amd 2901 pinout diagram am 2901 verilog 8 BIT ALU design with verilog 32 BIT ALU design with vhdl basic microprocessor block diagram amd 2901 AM2901 PDF

    parallel to serial conversion verilog

    Abstract: uart verilog testbench H16450 transmitter vhdl UART verification IP XC2V80 XC2S50E-7
    Contextual Info: H16450 — Universal Asynchronous Receiver/Transmitter April 5, 2002 Product Specification AllianceCORE Facts Core Specifics See Table 1 Provided with Core Documentation Core documentation EDIF Netlist; VHDL & Verilog Design File Formats Source RTL available at extra


    Original
    H16450 parallel to serial conversion verilog uart verilog testbench transmitter vhdl UART verification IP XC2V80 XC2S50E-7 PDF

    H16550

    Abstract: xilinx asynchronous fifo baud rate generator vhdl XC2V80 XC2S50E-7
    Contextual Info: H16550 - Universal Asynchronous Receiver/Transmitter with FIFOs April 5, 2002 Product Specification AllianceCORE Facts Core Specifics See Table 1 Provided with Core Documentation Core documentation EDIF Netlist; VHDL Source RTL Design File Formats available at extra cost


    Original
    H16550 xilinx asynchronous fifo baud rate generator vhdl XC2V80 XC2S50E-7 PDF

    vhdl code for i2c master

    Abstract: vhdl code for i2c XCR3256XL-10TQ144C XAPP333 microcontroller using vhdl vhdl code 16 bit microprocessor I2C master controller VHDL code vhdl code up down counter vhdl code for i2c register
    Contextual Info: Application Note: CoolRunner CPLD CoolRunner XPLA3 I2C Bus Controller Implementation R XAPP333 v1.0 January 5, 1999 Author: Anita Schreiber Summary This document details the VHDL implementation of an I2C controller in a Xilinx CoolRunner™ XPLA3 256 macrocell CPLD. CoolRunner CPLDs are the lowest power CPLDs available,


    Original
    XAPP333 vhdl code for i2c master vhdl code for i2c XCR3256XL-10TQ144C XAPP333 microcontroller using vhdl vhdl code 16 bit microprocessor I2C master controller VHDL code vhdl code up down counter vhdl code for i2c register PDF

    vhdl code for i2c

    Abstract: high level block diagram for i2c controller microcontroller using vhdl XAPP385 vhdl code for i2c Slave COOLRUNNER-II test circuit address generator logic vhdl code I2C master controller VHDL code Philips MBB vhdl code 16 bit processor
    Contextual Info: Application Note: CoolRunner-II CPLD R XAPP385 v1.0 December 24, 2002 CoolRunner-II CPLD I2C Bus Controller Implementation Summary This document details the VHDL implementation of an I2C controller in a Xilinx CoolRunner -II 256-macrocell CPLD. CoolRunner-II CPLDs are the lowest power CPLDs


    Original
    XAPP385 256-macrocell XAPP333, vhdl code for i2c high level block diagram for i2c controller microcontroller using vhdl XAPP385 vhdl code for i2c Slave COOLRUNNER-II test circuit address generator logic vhdl code I2C master controller VHDL code Philips MBB vhdl code 16 bit processor PDF

    XAPP333

    Abstract: I2C master controller VHDL code vhdl code for i2c Slave vhdl code for i2c XAPP385 I2C CODE OF READ IN VHDL interrupt controller vhdl code Philips MBB XCR3256XL-10TQ144C vhdl code for i2c register
    Contextual Info: Application Note: CoolRunner CPLDs R XAPP333 v1.7 December 24, 2002 CoolRunner CPLD I2C Bus Controller Implementation Summary This document details the VHDL implementation of an I2C controller in a Xilinx CoolRunner™ 256-macrocell CPLD. CoolRunner CPLDs are the lowest power CPLDs available, making this


    Original
    XAPP333 256-macrocell XAPP385, XAPP333 I2C master controller VHDL code vhdl code for i2c Slave vhdl code for i2c XAPP385 I2C CODE OF READ IN VHDL interrupt controller vhdl code Philips MBB XCR3256XL-10TQ144C vhdl code for i2c register PDF

    vhdl code for i2c Slave

    Abstract: I2C master controller VHDL code high level block diagram for i2c controller vhdl code for i2c vhdl code for i2c master microcontroller using vhdl XAPP315 i2c vhdl code vhdl code for 4 bit shift register
    Contextual Info: Application Note: CoolRunner CPLD Implementing an I2C Bus Controller in a CoolRunner™ CPLD R XAPP315 v1.0 October 25, 1999 Application Note Summary This document details the VHDL implementation of an I2C controller in a Xilinx CoolRunner™ 128 macrocell CPLD. CoolRunner CPLDs are the lowest power CPLDs available and thus are


    Original
    XAPP315 vhdl code for i2c Slave I2C master controller VHDL code high level block diagram for i2c controller vhdl code for i2c vhdl code for i2c master microcontroller using vhdl XAPP315 i2c vhdl code vhdl code for 4 bit shift register PDF

    block diagram of intel 8279 chip

    Abstract: VHDL Bidirectional Bus Block Diagram of 8279 8279 vhdl INTEL 8279 interrupt vhdl Bidirectional Bus VHDL 8279 chip application fifo vhdl fifo vhdl xilinx
    Contextual Info: ALATEK AL8279 IP Core Application Note December 10, 1999 version 1.0 General Information The AL8279 core is the VHDL model of the Intel 8279 Programmable Keyboard/Display Interface device designed for use with Intel microprocessors. The keyboard portion provides a


    Original
    AL8279 AL8279 64-contact 16-numerical 16-character block diagram of intel 8279 chip VHDL Bidirectional Bus Block Diagram of 8279 8279 vhdl INTEL 8279 interrupt vhdl Bidirectional Bus VHDL 8279 chip application fifo vhdl fifo vhdl xilinx PDF

    mpeg 4 encoder

    Abstract: video encoder mpeg DS511 interface of camera with virtex 5 fpga for image mpeg4 vhdl code for spartan 6 audio
    Contextual Info: MPEG-4 Simple Profile Encoder v1.1 DS511 v1.7.1 December 15, 2006 Product Specification Introduction The Xilinx MPEG-4 Part 2 Simple Profile Encoder (MPEG-4 Encoder) core is a fully functional VHDL design implemented on a Xilinx FPGA. The MPEG-4 Encoder core accepts uncompressed video and generates compressed bit streams based on the “Information


    Original
    DS511 DSP48s Mults/DSP48s" mpeg 4 encoder video encoder mpeg DS511 interface of camera with virtex 5 fpga for image mpeg4 vhdl code for spartan 6 audio PDF

    AM79C900

    Abstract: 32 bit risc processor using vhdl AM79C940 R3051 R3052 R3081
    Contextual Info: Simulation Tools / Models Papillon Research Corp. VHDL MODELS for the R3051 family of RISC Processors Standard Features ❏ Full bus mastership/arbitration ❏ Single reads/writes ❏ Burst reads ❏ Page detect for burst pin ❏ File defined timing ❏ Complete timing checks


    Original
    R3051TM R3041, R3051, R3052, R3071 R3081 R3051 AM79C900 32 bit risc processor using vhdl AM79C940 R3051 R3052 R3081 PDF

    block diagram 8259A

    Abstract: 8259A intel 8259A 8086 interrupts application 8088 microprocessor INTEL 82C59A C8259A block diagram of Hardware and Software Interrupts of 8086 and 8088 DSA0060839.txt XC2S50-6
    Contextual Info: C8259A Programmable Interrupt Controller December 6, 2001 Product Specification AllianceCORE Facts Core Specifics See Table 1 Provided with Core Documentation Core documentation Design File Formats .ngo, EDIF Netlist, VHDL Source RTL available extra Constraints File


    Original
    C8259A block diagram 8259A 8259A intel 8259A 8086 interrupts application 8088 microprocessor INTEL 82C59A block diagram of Hardware and Software Interrupts of 8086 and 8088 DSA0060839.txt XC2S50-6 PDF

    8255A

    Abstract: 82C55A intel 8255A VHDL Bidirectional Bus Bidirectional Bus VHDL function block diagram basic microprocessor vhdl for latch bus DB8255A
    Contextual Info: Digital Blocks DB8255A Semiconductor IP Programmable Peripheral Interface General Description The Digital Blocks DB8255A Programmable Peripheral Interface core is a full function equivalent to the Intel 8255A / 82C55A and Intersil 82C55A devices. The DB8255A implements a general-purpose I/O interface connecting peripheral


    Original
    DB8255A DB8255A 82C55A DB8255A-DS-V1 8255A intel 8255A VHDL Bidirectional Bus Bidirectional Bus VHDL function block diagram basic microprocessor vhdl for latch bus PDF

    Contextual Info: Digital Blocks DB8255A Semiconductor IP Programmable Peripheral Interface General Description The Digital Blocks DB8255A Programmable Peripheral Interface core is a full function equivalent to the Intel 8255A / 82C55A and Intersil 82C55A devices. The DB8255A implements a general-purpose I/O interface connecting peripheral


    Original
    DB8255A DB8255A 82C55A DB8255A-DS-V1 PDF

    vhdl code for 9 bit parity generator

    Abstract: asynchronous fifo vhdl xilinx XAPP263 vhdl code for fifo and transmitter vhdl code for lvds driver vhdl code for phase shift X263 full vhdl code for input output port verilog code for transmission line vhdl code switch layer 2
    Contextual Info: Application Note: Virtex-II and Virtex-II Pro Series R XAPP263 v1.1 December 19, 2005 Summary Virtex-II SelectLink Communications Channel Author: John Logue Systems with two or more FPGAs often require high-bandwidth datapaths between devices. As the clock period and switching times of digital circuits become shorter, straightforward methods


    Original
    XAPP263 X111Y36; X111Y35; X111Y33; X111Y32; X111Y31; X111Y29; X111Y28; X111Y27; X111Y23; vhdl code for 9 bit parity generator asynchronous fifo vhdl xilinx XAPP263 vhdl code for fifo and transmitter vhdl code for lvds driver vhdl code for phase shift X263 full vhdl code for input output port verilog code for transmission line vhdl code switch layer 2 PDF

    X26302

    Abstract: vhdl code for 9 bit parity generator XAPP263 asynchronous fifo vhdl vhdl code for fifo and transmitter XC2V1000-FG456 VHDL Bidirectional Bus Signal Path Designer
    Contextual Info: Application Note: Virtex-II and Virtex-II Pro Series R XAPP263 v1.0 July 16, 2002 Summary Virtex-II SelectLink Communications Channel Author: John Logue Systems with two or more FPGAs often require high-bandwidth data paths between devices. As the clock period and switching times of digital circuits become shorter, straightforward


    Original
    XAPP263 X111Y36; X111Y35; X111Y33; X111Y32; X111Y31; X111Y29; X111Y28; X111Y27; X111Y23; X26302 vhdl code for 9 bit parity generator XAPP263 asynchronous fifo vhdl vhdl code for fifo and transmitter XC2V1000-FG456 VHDL Bidirectional Bus Signal Path Designer PDF

    8 BIT ALU design with vhdl code

    Abstract: verilog code of 8 bit comparator 32 bit ALU vhdl code MC68000 verilog code for 32 BIT ALU implementation 32 BIT ALU design with vhdl code verilog code for division in 16-bit processor vhdl code 16 bit microprocessor 32 bit ALU vhdl motorola mc68000
    Contextual Info: C68000 16-bit Microprocessor Megafunction Features General Description The C68000 is megafunction of a powerful 16/32-bit microprocessor and is derived from the Motorola MC68000 microprocessor. The C68000 is a fully functional 32-bit internal and 16-bit external equivalent for the MC68000. The


    Original
    C68000 16-bit 32-bit 32-bit 31-bit 32-bit) 8 BIT ALU design with vhdl code verilog code of 8 bit comparator 32 bit ALU vhdl code MC68000 verilog code for 32 BIT ALU implementation 32 BIT ALU design with vhdl code verilog code for division in 16-bit processor vhdl code 16 bit microprocessor 32 bit ALU vhdl motorola mc68000 PDF

    AO4L

    Abstract: ld3p AO15A AO16A FD3S AO15AN AO23L BT8C datasheet MTC-35400 mux2*1
    Contextual Info: MTC-35000 CMOS 0.5µ Standard Cell Library Services October ‘98 CMOS Family Features • Technology - 0.5µ CMOS for mixed analog 2 digital application - 0.5 micron CMOS transistors, triple layer metal, single or doble poly layer - Self-aligned twin tub Nand P-wells


    Original
    MTC-35000 102ps 216ps AO4L ld3p AO15A AO16A FD3S AO15AN AO23L BT8C datasheet MTC-35400 mux2*1 PDF

    alt_iobuf

    Abstract: altddio_out
    Contextual Info: I/O Buffer ALTIOBUF Megafunction User Guide 101 Innovation Drive San Jose, CA 95134 www.altera.com UG-01024-2.0 Software Version: Document Version: Document Date: 8.1 2.0 December 2008 Copyright © 2008 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    UG-01024-2 alt_iobuf altddio_out PDF

    dual clock fifo

    Abstract: "Single-Port RAM" "network interface cards"
    Contextual Info: an179.fm Page 1 Monday, March 25, 2002 2:35 PM Designing with ESBs in APEX II Devices March 2002, ver. 1.0 Introduction Application Note 179 In APEXTM II devices, enhanced embedded system blocks ESBs support memory structures, such as single-port and dual-port RAM. Additionally,


    Original
    an179 dual clock fifo "Single-Port RAM" "network interface cards" PDF