7C382 Search Results
7C382 Price and Stock
Torex Semiconductor LTD XC6217C382NR-GIC REG LINEAR 3.8V 200MA SSOT-24 |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
XC6217C382NR-G | Reel | 3,000 |
|
Buy Now | ||||||
![]() |
XC6217C382NR-G | Reel | 12 Weeks | 3,000 |
|
Buy Now | |||||
Torex Semiconductor LTD XC6217C3827R-GIC REG LINEAR 3.8V 200MA 4-USPN |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
XC6217C3827R-G | Reel | 5,000 |
|
Buy Now | ||||||
![]() |
XC6217C3827R-G | Reel | 12 Weeks | 5,000 |
|
Buy Now | |||||
Torex Semiconductor LTD XC6217C382GR-GIC REG LINEAR 3.8V 200MA USP-4D |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
XC6217C382GR-G | Reel | 3,000 |
|
Buy Now | ||||||
![]() |
XC6217C382GR-G | Reel | 12 Weeks | 3,000 |
|
Buy Now | |||||
Torex Semiconductor LTD XC6217C382MR-GIC REG LINEAR 3.8V 200MA SOT-25 |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
XC6217C382MR-G | Reel | 3,000 |
|
Buy Now | ||||||
![]() |
XC6217C382MR-G | Reel | 8 Weeks | 3,000 |
|
Buy Now | |||||
Vishay Dale RLR07C3822FSB14RES 38.2K OHM 1% 1/4W AXIAL |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
RLR07C3822FSB14 | Bulk | 1,000 |
|
Buy Now |
7C382 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
CISC AND RISC
Abstract: 7C380
|
Original |
7c3820: Ultra38020 208pin 352pin 16bit Ultra38000t Ultra38000 7C380201 Ultra3800, CISC AND RISC 7C380 | |
CY7C381P
Abstract: CY7C381P-0JC CY7C381P-XJC CY7C381P-XJI CY7C382P CY7C383A CY7C385P 100-Pin CPGA Package Pin-Out Diagram
|
OCR Scan |
CY7C381P CY7C382P 68-pin 69-pin 100-pin 16-bit CY7C382Pâ Y7C382Pâ 68-Lead CY7C381P-0JC CY7C381P-XJC CY7C381P-XJI CY7C382P CY7C383A CY7C385P 100-Pin CPGA Package Pin-Out Diagram | |
frws 5-4
Abstract: CY7C381-0JI C3816 G68 Package vhdl code for lte channel coding CY7C381 CY7C382 7c381 C381-9 C3812
|
OCR Scan |
CY7C381 CY7C382 68-pin 16-bit frws 5-4 CY7C381-0JI C3816 G68 Package vhdl code for lte channel coding CY7C382 7c381 C381-9 C3812 | |
Contextual Info: tvjooim. iviunuay, oepiariiuei ¿u, i»»o Revision: Tuesday, May 10,1994 r# CYPRESS Features • Very high speed — Loadable counter frequencies greater than 150 MHz — Chip-to-chip operating frequencies up to 120 MHz — Input + logic cell + output delays |
OCR Scan |
68-pin 100-pin 16-bit | |
Contextual Info: Revision: Thursday, September 24,1992 MUR 23 1993 PRELIMINARY CYPRESS s7-W '" SEMICONDUCTOR Features • Very high speed — Loadable counter frequencies greater than 100 MHz — Chip-to-chip operating frequencies up to 85 MHz — Input + logic cell + output delays |
OCR Scan |
16-bit | |
Contextual Info: Revision: Monday, December 14,1992 a* CY7C381 7C382 PRELIMINARY H v p p rc c — Very High Speed IK 3K Gate CMOS FPGA SEMICONDUCTOR Features • Very high speed — Loadable counter frequencies greater than 100 MHz — Chip-to-chip operating frequencies |
OCR Scan |
CY7C381 CY7C382 68-pin 16-bit | |
81c78
Abstract: 7C291 5962-8515505RX 27PC256-12 PAL164A 8464C 5C6408 72018 39C10B MACH110 cross reference
|
Original |
2147-35C 2147-45C 2147-45M+ 2147-55C 2147-55M 2148-35C 2148-35M 2148-45C 81c78 7C291 5962-8515505RX 27PC256-12 PAL164A 8464C 5C6408 72018 39C10B MACH110 cross reference | |
7C385
Abstract: CY7C385 CY7C380
|
Original |
CY7C380 7C382 CY7C382 40MHz 191502rate 7C385 CY7C385 | |
CY7C381AContextual Info: CY7C381A 7C382A r# CYPRESS Very High Speed IK 3K Gate CMOS FPGA — Waveform simulation with back annotated net delays — PC and workstation platforms Robust routing resources — Fully automatic place and route of designs using up to 100 percent of logic resources |
OCR Scan |
68-pin 100-pin 16-bit 68-Lead 69-Pin CY7C382A--1AC CY7C382A--1AI CY7C381A | |
CY7C381A
Abstract: CY7C381A-OJI CY7C382A
|
OCR Scan |
CY7C381A CY7C382A 68-pin 100-pin 16-bit 68-Lead CY7C382Aâ 69-Pin CY7C381A-OJI | |
programmer manual EPLD cypress
Abstract: pASIC380 programming manual EPLD CY7C383A GAL programmer schematic
|
Original |
pASIC380 16bit programmer manual EPLD cypress pASIC380 programming manual EPLD CY7C383A GAL programmer schematic | |
CY7C381P-2JC
Abstract: CY7C381P-2JI vial
|
Original |
7C381A: CY7C381P CY7C382P 68pin 69pin 100pin CY7C381P-2JC CY7C381P-2JI vial | |
pasic380
Abstract: CY7C382A-2JI CY7C381A CY7C381A-2JI
|
OCR Scan |
CY7C381A CY7C382A 68-pin 100-pin 16-bit CY7C382Aâ 69-Pin pasic380 CY7C382A-2JI CY7C381A-2JI | |
C3816Contextual Info: IIIWI IdlllW. IVIUMUdy, MUyU£>l I / , \ W £ Revision: Wednesday, March 16,1994 CY7C381 7C382 W CYPRESS Features • Very high speed — Loadable counter frequencies greater than 100 MHz — Chip-to-chip operating frequencies up to 85 MHz — Input + logic cell + output delays |
OCR Scan |
68-pin 16-bit 256Tbb2 C3816 | |
|
|||
programmer manual EPLD cypressContextual Info: l l lt fM d l l l t? . I U t? 5 U d y , M U y U 5 > l I I , ItKfcS Revision: Tuesday, June 28,1994 pASIC380 Family F/ CYPRESS Features • Very high speed — Loadable counter frequencies greater than 100 MHz — Chip-to-chip operating frequencies up to 85 MHz |
OCR Scan |
pASIC380 16-bit 0014L22 programmer manual EPLD cypress | |
Contextual Info: PRELIMINARY CYPRESS SEMICONDUCTOR Features • Very high speed — Loadable counter frequencies greater than 100 MHz — Chip-to-chip operating frequencies up to 85 MHz — Input + logic cell + output delays under 9 ns Very High Speed IK 3K Gate CMOS FPGA |
OCR Scan |
CY7C381) CY7C382) 7C382â 68-Pin 68-Lead CY7C381 | |
Contextual Info: CY7C381P 7C382P CYPRESS Features • Very high speed — Loadable counter frequencies greater than 150 MHz — Chip-to-chip operating frequencies up to 110 MHz — Input + logic cell + output delays under 6 ns • Unparalleled FPGA performance for counters, data path, state machines, |
OCR Scan |
CY7C381P CY7C382P 68-pin 69-pin 100-pin 16-bit 68-Lead CY7C382P-XGM | |
382PContextual Info: CY7C381P 7C382P W CYPRESS Features • UltraLogic Very High Speed IK Gate CMOS FPGA Functional Description — Fast, fu lly a u to m a tic p la ce and rou te Very high speed — W aveform sim u la tio n w ith back a n n otated net d elays — L oad ab le cou n ter freq u en cies |
OCR Scan |
100-pin 7C382P 382P | |
Contextual Info: > CYPRESS Features • Full 33V operation • Very high speed — Loadable counter frequencies greater than 100 MHz — Chip-8-chip operating frequencies up to 85 MHz — Input + logic cell + output delays under 7 ns • Unparalleled FPGA performance for counters, data path, state machines, |
OCR Scan |
208-pin 352-pin 16-bit SIC380 pASIC380, |