Part Number
    Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    7474 FOR SHIFT REGISTER Search Results

    7474 FOR SHIFT REGISTER Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    GCM32ED70J476KE02L
    Murata Manufacturing Co Ltd Chip Multilayer Ceramic Capacitors for Automotive PDF
    GRM022R61C104ME05L
    Murata Manufacturing Co Ltd Chip Multilayer Ceramic Capacitors for General Purpose PDF
    GRM033D70J224ME01D
    Murata Manufacturing Co Ltd Chip Multilayer Ceramic Capacitors for General Purpose PDF
    GRM155R61H334KE01J
    Murata Manufacturing Co Ltd Chip Multilayer Ceramic Capacitors for General Purpose PDF
    GRM2195C2A273JE01J
    Murata Manufacturing Co Ltd Chip Multilayer Ceramic Capacitors for General Purpose PDF

    7474 FOR SHIFT REGISTER Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    74573

    Abstract: 74574 7486 XOR GATE 7486 full adder latch 74574 7408, 7404, 7486, 7432 7490 Decade Counter 74373 cmos dual s-r latch 2 bit magnitude comparator using 2 xor gates design a BCD counter using j-k flipflop
    Contextual Info: Semiconductor Logic Device Cross-Reference Here is a comprehensive cross-reference of TTL and CMOS chips that are readily available over the counter from such places as Maplin Electronics in the UK . Tables of both TTL and CMOS devices are provided along with tables grouping chips with the same functionality together.


    Original
    PDF

    ICL7103A

    Abstract: zestron reed relay 2N2007 ICL7103 7474 D flip-flop application notes 74121 7474 D flip-flop circuit diagram 74121 application as pulse generator shift register by using D flip-flop 7474 2-DIGIT 7-SEGMENT LED DISPLAY schematic diagram
    Contextual Info: Building an Auto-Ranging DMM with the ICL7103A/ICL8052A A/D Converter Pair Application Note September 1999 AN028 Introduction In effect, the user has available a near perfect system. The key to a successful design depends, almost exclusively, on the individual’s ability to prevent adding errors to the system.


    Original
    ICL7103A/ICL8052A AN028 ICL7103A ICL8052A zestron reed relay 2N2007 ICL7103 7474 D flip-flop application notes 74121 7474 D flip-flop circuit diagram 74121 application as pulse generator shift register by using D flip-flop 7474 2-DIGIT 7-SEGMENT LED DISPLAY schematic diagram PDF

    7474 D flip-flop

    Abstract: 2-DIGIT 7-SEGMENT LED DISPLAY schematic diagram ICL7103A zestron reed relay 7474 for shift register 2N2007 shift register by using D flip-flop 7474 application notes 74121 7474 D flip-flop circuit diagram zestron 278
    Contextual Info: Building an Auto-Ranging DMM with the ICL7103A/ICL8052A A/D Converter Pair Application Note September 1999 AN028 Introduction In effect, the user has available a near perfect system. The key to a successful design depends, almost exclusively, on the individual’s ability to prevent adding errors to the system.


    Original
    ICL7103A/ICL8052A AN028 ICL7103A ICL8052A 7474 D flip-flop 2-DIGIT 7-SEGMENT LED DISPLAY schematic diagram zestron reed relay 7474 for shift register 2N2007 shift register by using D flip-flop 7474 application notes 74121 7474 D flip-flop circuit diagram zestron 278 PDF

    7474 shift register

    Abstract: 74F673ASPC 7475 tristate buffer 7472 PIN DIAGRAM 7473 national
    Contextual Info: 673A National Semiconductor 74F673A 16-Bit Serial-ln, Serial/Parallel-Out Shift Register General Description Features The ’F673A contains a 16-bit serial-in, serial-out shift regis­ ter and a 16-bit parallel-out storage register. A single pin serves either as an input for serial entry or as a TRI­


    OCR Scan
    74F673A 16-Bit F673A 7474 shift register 74F673ASPC 7475 tristate buffer 7472 PIN DIAGRAM 7473 national PDF

    74171

    Abstract: 7478 J-K Flip-Flop 7478 jk 74594 7400 series logic ICs shift register by using D flip-flop 7474 7498 4 bit 74395 74822 74278
    Contextual Info: QAN1 Registers and Latches in the pASIC Architecture INTRODUCTION Quicklogic’s pASICTM 1 Family of high-performance FPGAs allows logic function speeds of over 100 MHz. The prime objective of the QuickLogic pASIC 1 Family logic cell is to maximize in-system device speed, while


    Original
    QL8X12B, 16-bit QL8X12 1000-gate 74171 7478 J-K Flip-Flop 7478 jk 74594 7400 series logic ICs shift register by using D flip-flop 7474 7498 4 bit 74395 74822 74278 PDF

    7476 truth table

    Abstract: 7474 truth table fairchild 9322 se 9315-1 signetics 8281 7474 equivalent 9N73/7473 82S62 signetics 8235 93178
    Contextual Info: SELECTOR GUIDE/FUNCTIONAL INDEX MSI MULTIPLEXERS Function Type No. Enable Input Comple­ mentary O u tp ut 9322 93L22 Dual 4 -Input 9309 93L09 93153 X X X X Single 8 -In p u t 9312 93L12 93S12 9313 93151 93152 X X X X X X 93150 X X X X X X X Page No. Data Z


    OCR Scan
    93L22 93L09 93L12 93S12 16-Input Rese406 82S63 82S64 82S90 7476 truth table 7474 truth table fairchild 9322 se 9315-1 signetics 8281 7474 equivalent 9N73/7473 82S62 signetics 8235 93178 PDF

    FZH115B

    Abstract: fzh261 FZK105 FZH131 FZJ111 FZH115 FZH205 Multiplexer IC 74151 FZH265B 74LS104
    Contextual Info: Digital I.C.s, 74INTEGRATED CIRCUITS DIGITAL TTL, 74LS & 74HC Series Quad 2-input NAND gate Quad 2-input NAND gate, open collector Quad 2-input NOR gate Quad 2-input NOR gate, open collector Hex inverter Hex inverter, O/C collector Hex inverter, Buffer 30V O/P


    Original
    74INTEGRATED Line-to-10 150ns 16-DIL 150ns 18-pin 250ns 300ns FZH115B fzh261 FZK105 FZH131 FZJ111 FZH115 FZH205 Multiplexer IC 74151 FZH265B 74LS104 PDF

    74194 shift register

    Abstract: 74377 register logicaps shift register by using D flip-flop 7474 74191 counter 74377 Latches 74373 altera logicaps TTL library 74374 74373 ttl 74191
    Contextual Info: €Pßl400 PROGRAMMABLE BUS PERIPHERAL FEATURES GENERAL DESCRIPTION • Bus I/O —Register Intensive Buster EPLD The EPB1400 (Buster) EPLD from Altera repre­ sents the firs t M icro proce ssor Peripheral UserConfigurable at the Silicon level. The device consists


    OCR Scan
    25MHz EPB1400 EPB1400 74194 shift register 74377 register logicaps shift register by using D flip-flop 7474 74191 counter 74377 Latches 74373 altera logicaps TTL library 74374 74373 ttl 74191 PDF

    full adder using ic 74138

    Abstract: full adder using Multiplexer IC 74151 decoder IC 74138 TTL 74194 74151 multiplexer pin configuration of IC 74138 Application of Multiplexer IC 74151 IC 74138 74138 IC decoder Multiplexer IC 74151
    Contextual Info: EP1800JC-EV1 EP1800JC-EV1 EVALUATION CHIP • Advanced CHMOS circuitry features low power, high performance, and high noise immunity power consumption, high noise margins, and ease of design. The EP1800 is implemented in a sub 2-micron dual-polysilicon CHMOS floating gate EPROM tech­


    OCR Scan
    EP1800JC-EV1 EPt800 68-pin EP1800JC-EV1 0UT20 0UT21 OUT22 0UT23 full adder using ic 74138 full adder using Multiplexer IC 74151 decoder IC 74138 TTL 74194 74151 multiplexer pin configuration of IC 74138 Application of Multiplexer IC 74151 IC 74138 74138 IC decoder Multiplexer IC 74151 PDF

    7404 not gate

    Abstract: lm 7404 LM 7408 RL2048dag 7408 12V lm 7404 and pin configuration rl1024dag-111 RETICON RL 1024 rl1024dag 7408 ttl family
    Contextual Info: Introduction D Series PerkinElmer's D Series image sensors 256, 512, 1024, 2048 Elements Photodiode Array are high-speed, self-scanned, chargecoupled photodiode CCPD arrays. The EVERYTHING IN A D Series Family, consisting of the NEW Standard and Wide Aperture image


    Original
    RL0256DAG-111 RL0512DAG-111 RL1024DAG-111 RL2048DAG-111 RL0256DKQ-111 RL0512DKQ-111 RL1024DKQ-111 RL2048DKQ-111 775-OPTO 7404 not gate lm 7404 LM 7408 RL2048dag 7408 12V lm 7404 and pin configuration rl1024dag-111 RETICON RL 1024 rl1024dag 7408 ttl family PDF

    TTL 74139

    Abstract: 74153 mux MSI 74148 16cudslr CI 74138 sn 74373 8mcomp 7404 7408 7432 7408, 7404, 7486, 7432 Flip-Flop 7471
    Contextual Info: PLSLIB-TTL /$ ^ n^ X LIBRARY • TTL MacroFunction Library Diskette. • ADLIB, Altera Design Librarian Diskette. To increase design ease and productivity Altera has created M acroFunctions. These are high level building blocks that allow the user to design at


    OCR Scan
    PDF

    Contextual Info: TTL Design Cases and Guidelines Application Report CA129 Texas Instruments Limited • Manton Lane • Bedford • Phone 0234 67466 • Telex 82178 The first seven items herein are articles by Bill Heniford which appeared in the “Customer Engineering Clinic” section of EDN magazine from January through April, 1969. Each


    OCR Scan
    CA129 PDF

    PD7720

    Abstract: C11j LPD7720 OP Amplifier A30 ao37 7474 D flip-flop circuit diagram nec operational amplifier terminology
    Contextual Info: OBS OLE TE Yoo= +5V :t5%, vss= -15V SPECIFICATIONS unless othelWlsenoted. :1:5%,fCLK=1.28MHz. All SpecificationsTminto Tmax Parameter K,B Versions' L Versionl C Version' ACCURACY Resolution Integral Nonlinearity @ 25°C T,runto T=x Differential Nonlinearity


    Original
    28MHz. Condi0000000 PD7720 C11j LPD7720 OP Amplifier A30 ao37 7474 D flip-flop circuit diagram nec operational amplifier terminology PDF

    7474 D flip-flop

    Abstract: vhdl code for 74154 4-to-16 decoder 7478 J-K Flip-Flop vhdl code for 74194 74138 full subtractor 3-8 decoder 74138 shift register by using D flip-flop 7474 full subtractor circuit using xor and nand gates vhdl code for 8-bit BCD adder 74823 FULL ADDER
    Contextual Info: Chapter 3 - Macro Library Reference Chapter 3: The Macro Library The QuickLogic Macro Library contains over 500 macros and macro building blocks. While these macros offer a wide range of functions and flexibility, they fall into familiar functional groups. The naming conventions employed in the library are easy


    Original
    PDF

    full subtractor circuit using xor and nand gates

    Abstract: 74138 full subtractor 3-input-XOR 74138 decoder 7474 D flip-flop vhdl code for 8-bit BCD adder data sheet 74139 vhdl code for 8 bit ODD parity generator 74171 74594
    Contextual Info: Chapter 10 - Macro Library Reference Chapter 10: The Macro Library The QuickLogic Macro Library contains over 475 macros and macro building blocks. While these macros offer a wide range of functions and flexibility, they fall into familiar functional groups. The naming conventions employed in the library are easy


    Original
    PDF

    RL2048dag

    Abstract: RETICON RL 1024 STR 6656 RETICON RL0512DAG011 RL0512DKQ RL0512DAG RL2048DAG011 rl1024dag RL1024DAG-011
    Contextual Info: m T T 'r /V M l ¥ E T CI O N PI J ^ E G z G D Series Linear Family R Charge-Coupled Photodiode Array Introduction _ EG&G Reticon’s D Series image sensors are high-speed, self-scanned, charge-coupled photodiode CCPD arrays. The D Series Family, consisting of the STANDARD-D, VALU E­


    OCR Scan
    1993EG 00045AA RL2048dag RETICON RL 1024 STR 6656 RETICON RL0512DAG011 RL0512DKQ RL0512DAG RL2048DAG011 rl1024dag RL1024DAG-011 PDF

    pin DIAGRAM OF IC 7474 d flip flop

    Abstract: western digital FD1771 ic D flip flop 7474 digital ic 7474 internal circuit diagram fd1771 74ls161 counter floppy disk Stepping Motors connection INTERNAL DIAGRAM OF IC 7474 1771 floppy pin diagram of ic 74175
    Contextual Info: WESTERN DIGIT Al MOS/LSI FD1771 FLOPPY DISK FORMATTER/CONTROLlER APPLICATION NOTE FLOPPY DISK CONTROLLER APPLICATION NOTE Introduction The FD 1771 is a MOS/LSI device that performs the function of interfacing a processor to a' flexible Floppy diskette drive. This single chip replaces nearly 80% of the required disk drive interface electronics. (See figure 1-1) .It provides tha data accessing controls and the bidirectional transfer


    Original
    FD1771 pin DIAGRAM OF IC 7474 d flip flop western digital FD1771 ic D flip flop 7474 digital ic 7474 internal circuit diagram fd1771 74ls161 counter floppy disk Stepping Motors connection INTERNAL DIAGRAM OF IC 7474 1771 floppy pin diagram of ic 74175 PDF

    DC1096B

    Abstract: 21143-PC 21143-PD DC21X4 21143-TD digital 21143-TD
    Contextual Info: Important Notice As of May 17, 1998, Digital Equipment Corporation’s StrongARM, PCI Bridge, and Networking component businesses, along with the chip fabrication facility in Hudson, Massachusetts, were acquired by Intel Corporation and transferred to Intel


    Original
    R96DA DC1096B 21143-PC 21143-PD DC21X4 21143-TD digital 21143-TD PDF

    7486 XOR gate

    Abstract: 8mcomp XOR 7486 Truth Table 74192 4count XOR 7486 GATE 16cudslr 7472 truth table 7486 xor 74194 truth table
    Contextual Info: PROGRAMMABL E a \ l o g ic s o f t w a r e I-WV i1 I— rT -U U PLS-MAX =Er - ]T — n V n i n ni l A V P L S -m A X MAX+PLUS FEATURES GENERAL DESCRIPTION • Unified Development system for the entire Multiple Array Matrix MAX family of EPLDs. • Multiple design entry methods including a hier­


    OCR Scan
    PDF

    7408, 7404, 7486, 7432

    Abstract: RF400U functional diagram of 7400 and cd 4011 ls 7404 180 nm CMOS standard cell library TEXAS INSTRUMENTS 74191 4BITS s273 buffer 74374 7408 CMOS cmos 7404
    Contextual Info: TGC100 Series CMOS Gate Arrays RELEASE 3.0, REVISED JANUARY 1990 • Twelve Arrays with up to 26K Available Gates • Fast Prototype Turnaround Time • Extensive Design Support - Design Libraries Compatible with Daisy, Valid, and Mentor CAE Systems - Tl Regional ASIC Design Centers


    OCR Scan
    TGC100 20-mA Sink/12mA TDB10LJ 120LJ TDC11LJ TDN11LJ 100MHz 7408, 7404, 7486, 7432 RF400U functional diagram of 7400 and cd 4011 ls 7404 180 nm CMOS standard cell library TEXAS INSTRUMENTS 74191 4BITS s273 buffer 74374 7408 CMOS cmos 7404 PDF

    IC TTL 7404

    Abstract: RETICON ccd
    Contextual Info: Il ^ 1 -II E G r G R E a LT IC - _ O D Series Linear Family N Charge-Coupled j Photodiode Array Introduction _ EG&G Reticon’s D Series im age sensors are high-speed, self-scanned, charge-coupled photodiode C CPD arrays. The D Series Fam ily, consisting o f th e STAN D ARD -D , VALUED, FAST-D, and LO LIG H T-D im age sensors, allow s the


    OCR Scan
    3Q3G73Ã IC TTL 7404 RETICON ccd PDF

    16 bit comparator using 74*85 IC

    Abstract: 74LSI39 74LS80 shift register 74ls96 4 bit synchronous ic 7476 74ls150 74LS94 74ls91 counter OAI211 74ls179
    Contextual Info: EKG-3-8805 CMOS Gate Array 5GF Series • O u tlin e T he R icoh gate a rray 5GF series com plies w ith th e CMOS 1.5 m rule, and o ffe rs high speed o p e ra tio n w ith a gate delay tim e o f 1.0 ns. T he 5G F series in h e rits th e rich lib ra ry o f th e 5GH series, and th e S R A M and mask RO M can be used


    OCR Scan
    EKG-3-8805 RSC-15 74LS279 74LS298 74LS353 74LS367A 74LS368A 74LS390 74LS393 74LS399 16 bit comparator using 74*85 IC 74LSI39 74LS80 shift register 74ls96 4 bit synchronous ic 7476 74ls150 74LS94 74ls91 counter OAI211 74ls179 PDF

    74LS324

    Abstract: 7400 TTL 74LS327 7402, 7404, 7408, 7432, 7400 80C96 74251 multiplexer 74C923 equivalent Flip-Flop 7473 74LS324 equivalent 74C08 equivalent
    Contextual Info: N T E ELECTRONICS INC 17E H ^3125=1 G0G513S Q B - o S V. ! - TRANSISTOR-TRANSISTOR LOGIC INCLUDES SERIES 74C CMOS NTE TYPE NO. •DESCRIPTION . 7214 7400 74C00 74H00 74LS00 74S00 3-State Sel/Mlpx Quad 2-Input Pos Quad 2-Input Pos Quad 2-Input Pos Quad 2-Input Pos


    OCR Scan
    G0G513S 74C00 74H00 74LS00 74S00 74H01 74LS01 74C02 74LS02 74S02 74LS324 7400 TTL 74LS327 7402, 7404, 7408, 7432, 7400 80C96 74251 multiplexer 74C923 equivalent Flip-Flop 7473 74LS324 equivalent 74C08 equivalent PDF

    CRC-32

    Abstract: 7474 shift register 8004 FD 300 fd300 CRC Generator checker 32-bit 8004
    Contextual Info: COM 8004 STANDARD MICROSYSTEMS CORPORATIONS f i PC FAMILY PIN CONFIGURATION FEATURES □ □ □ □ □ □ SD LC 32 b it CRC C O M 5025 USYNR T C o m pa n io n Data R ate— 2MH z typ ica l A ll In p uts and O u tp u ts are T T L C o m pa tib le S in g le +5 V olt S u p p ly


    OCR Scan
    CRC-32 32-bit 7474 shift register 8004 FD 300 fd300 CRC Generator checker 32-bit 8004 PDF