Part Number
    Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    XC2VP4 Search Results

    XC2VP4 Datasheets (120)

    Part ECAD Model Manufacturer Description Datasheet Type PDF PDF Size Page count
    XC2VP40-5FF1148C
    Xilinx 43632 Logic Cells 12 Rocket IOs 2 Power Original PDF 178.72KB 8
    XC2VP40-5FF1148I
    Xilinx 43632 Logic Cells 12 Rocket IOs 2 Power Original PDF 178.72KB 8
    XC2VP40-5FF1148I
    Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 804 I/O 1148FBGA Original PDF 432
    XC2VP40-5FF1152C
    Xilinx 43632 Logic Cells 12 Rocket IOs 2 Power Original PDF 178.72KB 8
    XC2VP40-5FF1152I
    Xilinx 43632 Logic Cells 12 Rocket IOs 2 Power Original PDF 178.72KB 8
    XC2VP40-5FF1152I
    Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 692 I/O 1152FCBGA Original PDF 432
    XC2VP40-5FFG1148C
    Xilinx XC2VP40-5FFG1148C Original PDF 178.72KB 8
    XC2VP40-5FFG1148C
    Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 804 I/O 1148FBGA Original PDF 432
    XC2VP40-5FFG1148I
    Xilinx XC2VP40-5FFG1148I Original PDF 178.72KB 8
    XC2VP40-5FFG1148I
    Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 804 I/O 1148FBGA Original PDF 432
    XC2VP40-5FFG1152C
    Xilinx XC2VP40-5FFG1152C Original PDF 178.72KB 8
    XC2VP40-5FFG1152I
    Xilinx XC2VP40-5FFG1152I Original PDF 178.72KB 8
    XC2VP40-5FFG1152I
    Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 692 I/O 1152FCBGA Original PDF 432
    XC2VP40-5FG676C
    Xilinx 43632 Logic Cells 12 Rocket IOs 2 Power Original PDF 178.72KB 8
    XC2VP40-5FG676I
    Xilinx 43632 Logic Cells 12 Rocket IOs 2 Power Original PDF 178.72KB 8
    XC2VP40-5FG676I
    Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 416 I/O 676FBGA Original PDF 432
    XC2VP40-5FGG676C
    Xilinx 43632 LOGIC CELLS 12 ROCKET IOS 2 POWER Original PDF 178.72KB 8
    XC2VP40-5FGG676C
    Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 416 I/O 676FBGA Original PDF 432
    XC2VP40-5FGG676I
    Xilinx 43632 LOGIC CELLS 12 ROCKET IOS 2 POWER Original PDF 178.72KB 8
    XC2VP40-5FGG676I
    Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 416 I/O 676FBGA Original PDF 432
    SF Impression Pixel

    XC2VP4 Price and Stock

    AMD

    AMD XC2VP4-5FG256C

    IC FPGA 140 I/O 256FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC2VP4-5FG256C Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    AMD XC2VP4-5FG456C

    IC FPGA 248 I/O 456FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC2VP4-5FG456C Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    AMD XC2VP4-6FG456I

    IC FPGA 248 I/O 456FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC2VP4-6FG456I Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    AMD XC2VP4-6FGG256C

    IC FPGA 140 I/O 256FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC2VP4-6FGG256C Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    AMD XC2VP4-5FGG456I

    IC FPGA 248 I/O 456FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC2VP4-5FGG456I Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    XC2VP4 Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    philips RC5 protocol

    Abstract: rc5 protocol Manchester CODING DECODING FPGA philips RC5 decoder RC5 IR home theater IR remote control circuit diagram virtex 2 pro manchester encoder xilinx RC5 encoder RC5 philips
    Contextual Info: 5-bit address and 6-bit command length IR-RC5-E and -D Bi-phase coding also known as Manchester coding Infrared Encoder and Decoder Cores Carrier frequency of 36 kHz as per the RC5 standard Fully synchronous design Encoder Features This pair of cores implements an Encoder and a Decoder for Consumer IR (CIR) infrared remote control signals using the popular RC5 IR protocol, originally developed by


    Original
    PDF

    SPARTAN-3 XC3S400

    Abstract: CZ80CPU Z84C00
    Contextual Info: CZ80CPU 8-Bit Microprocessor Core The CZ80CPU implements a fast, fully-functional, single-chip, 8-bit microprocessor with the same instruction set as the Z80. The core has a 16-bit address bus capable of directly accessing 64kB of memory space. It has 252 root instructions with the reserved 4 bytes as prefixes, and accesses


    Original
    CZ80CPU CZ80CPU 16-bit CZ80CHIP, SPARTAN-3 XC3S400 Z84C00 PDF

    NEC protocol

    Abstract: NEC IR virtex 2 pro NEC protocol datasheet home theater IR remote control circuit diagram circuit diagram for simple IR receiver IR LED and photodiode pair Virtex4 XC4VFX60 Spartan 3E IR MODULE 3-8 decoder circuit diagram
    Contextual Info: 8-bit address and 8-bit command length IR-NEC-E and -D Carrier frequency of 38 kHz as per the NEC standard Infrared Encoder and Decoder Cores Pulse distance modulation This pair of cores implements an Encoder and a Decoder for Consumer IR CIR infrared remote control signals using the popular NEC IR protocol. The cores are available


    Original
    PDF

    SPARTAN XC2S50

    Abstract: 18V02 xilinx 8 pin dip Xilinx XC2V500 XILINX SPARTAN XC2S50 18V512 18V00 SPARTAN 6 Configuration FPGA Virtex 6 pin configuration 17S00A
    Contextual Info: Xilinx Configuration PROMs XC18V00, XC17V00, XC17S00 FPGA Configuration PROMs 180V00 PROM Family Based on the Xilinx state-of-the-art ISP PROM architecture and manu- • PROM-triggered FPGA reconfiguration via JTAG factured on an advanced 0.35m • Up to 264 MHz configuration speed


    Original
    XC18V00, XC17V00, XC17S00 180V00 18V00 256Kb 44-pin 20-pin SPARTAN XC2S50 18V02 xilinx 8 pin dip Xilinx XC2V500 XILINX SPARTAN XC2S50 18V512 SPARTAN 6 Configuration FPGA Virtex 6 pin configuration 17S00A PDF

    BLVDS-25

    Abstract: LVDSEXT-25 4564 RAM XC2VP70 FF1704 pinout XC2V1000 Pin-out XC2V1500 XC2V2000 XC2V3000 XC2V6000 XC2V8000
    Contextual Info: Xilinx Virtex-II Series FPGAs and RocketPHY Physical Layer Transceivers Transceiver Blocks 992 88 120 200 264 432 528 624 720 912 1104 1108 Chip Scale Packages CS – wire-bond chip-scale BGA (0.8 mm ball spacing) 144 8 88 92 FF896 92 8 FF1152 BGA Packages (BG) – wire-bond standard BGA (1.27 mm ball spacing)


    Original
    FF896 FF1152 FF11486 10Gbps BLVDS-25 LVDSEXT-25 4564 RAM XC2VP70 FF1704 pinout XC2V1000 Pin-out XC2V1500 XC2V2000 XC2V3000 XC2V6000 XC2V8000 PDF

    qfn 3x3 tray dimension

    Abstract: XCDAISY BFG95 XC5VLX330T-1FF1738I pcb footprint FS48, and FSG48 WS609 jedec so8 Wire bond gap XC3S400AN-4FG400I FFG676 XC4VLX25 cmos 668 fcbga
    Contextual Info: Device Package User Guide [Guide Subtitle] [optional] UG112 v3.5 November 6, 2009 [optional] R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    UG112 UG072, UG075, XAPP427, qfn 3x3 tray dimension XCDAISY BFG95 XC5VLX330T-1FF1738I pcb footprint FS48, and FSG48 WS609 jedec so8 Wire bond gap XC3S400AN-4FG400I FFG676 XC4VLX25 cmos 668 fcbga PDF

    XC95288XL evaluation board schematic

    Abstract: uart vhdl fpga UCF virtex4 microblaze ethernet XAPP441 SPARTAN-3e microblaze E28F640 P160 X441 XC2C256
    Contextual Info: Application Note: Xilinx FPGA Remote FPGA Reconfiguration Using MicroBlaze or PowerPC Processors R XAPP441 v1.1 September 9, 2006 Summary Author: KY Park and Hyuk Kim Field upgradeability is one of the key features of recent FPGA based systems. This application


    Original
    XAPP441 P-160 XC95288XL evaluation board schematic uart vhdl fpga UCF virtex4 microblaze ethernet XAPP441 SPARTAN-3e microblaze E28F640 P160 X441 XC2C256 PDF

    XAPP662

    Abstract: PPC405 XAPP138 XAPP660 XAPP661 XC2VP20 FF1152 FF672 Virtex-II Platform FPGA Complete All Four Module verilog code of prbs pattern generator
    Contextual Info: Application Note: Virtex-II Pro Family R XAPP662 v1.1 July 3, 2003 Summary In-Circuit Partial Reconfiguration of RocketIO Attributes Author: Vince Eck, Punit Kalra, Rick LeBlanc, and Jim McManus This application note describes in-circuit partial reconfiguration of RocketIO transceiver


    Original
    XAPP662 PPC405) XAPP661: pdf/ug024 pdf/ug012 XAPP662 PPC405 XAPP138 XAPP660 XAPP661 XC2VP20 FF1152 FF672 Virtex-II Platform FPGA Complete All Four Module verilog code of prbs pattern generator PDF

    XCS100E-6

    Abstract: C8051 XC3S200
    Contextual Info: MC_XIL_OPB_XCAN_FIFO Controller April 15, 2003 Product Specification AllianceCORE Facts MemecCore™ Product Line 9980 Huennekens Street San Diego, CA 92121 Phone: +1 888-882-2444 +1 919-873-9922 E-mail: programmable_logic@ins.memec.com URL: www.memeccore.com


    Original
    PDF

    PPC405

    Abstract: XAPP655 XC2VP125 Virtex-II Platform FPGA Complete All Four Module "routing tables"
    Contextual Info: Application Note: Virtex-II Pro Family R Mixed-Version IP Router MIR Author: Gordon Brebner XAPP655 (v1.0) November 19, 2002 Summary This application note describes a reference design for a mixed-version IP router (MIR) servicing up to four gigabit Ethernet ports. MIRs are useful where several gigabit Ethernet networks are


    Original
    XAPP655 PPC405 XAPP655 XC2VP125 Virtex-II Platform FPGA Complete All Four Module "routing tables" PDF

    x9214

    Abstract: DS252
    Contextual Info: Reed-Solomon Decoder v4.0 DS252 v1.0 March 28, 2003 Product Specification Features • High-speed, compact Reed-Solomon Decoder • Available for all Virtex , Virtex-E, Virtex-II, Virtex-II Pro™, Spartan™-II, Spartan-IIE and Spartan-III FPGA family members


    Original
    DS252 x9214 DS252 PDF

    Contextual Info: ` Virtex-II Pro Platform FPGAs: Introduction and Overview R DS083-1 v2.4.1 March 24, 2003 Advance Product Specification Summary of Virtex-II Pro Features • • High-Performance Platform FPGA Solution, Including - Up to twenty-four RocketIO™ embedded


    Original
    DS083-1 18-bit FF1148) FF1517) FF1696) DS083-4 PDF

    LM3874-Adj

    Abstract: N CHANNEL MOSFET 10A 1000V CoolRunner-II CPLD LM2727 LM2737 LM2742 LM2743 LM2744 LM2745 LM2746
    Contextual Info: 適用於 Xilinx FPGA 的模擬技術設計指南 Power Expert . . 2 適用於 FPGA 的電源 管理解決方案 . . 3-19 適用於 FPGA 的高速 接口解決方案 . . 20-21 適用於 FPGA 及 CPLD 的 JTAG 測試方案 . 22-23


    Original
    OT-223 OT-23 O-220 O-263 LM3874-Adj N CHANNEL MOSFET 10A 1000V CoolRunner-II CPLD LM2727 LM2737 LM2742 LM2743 LM2744 LM2745 LM2746 PDF

    XAPP759

    Abstract: verilog code for fibre channel 1000BASE-X PPC405 Virtex-II Pro and Virtex-II Pro X Platform FPGAs Xuint32 CPCS BOARD POWER SUPPLY ML323 1000base-x xilinx DS264
    Contextual Info: Application Note: Virtex-II Pro Family R Configurable Physical Coding Sublayer Author: Dai Huang, Jack Lo, and Shalin Sheth XAPP759 v1.1 March 4, 2005 Summary This application note describes a Configurable Physical Coding Sublayer (CPCS) reference design that extends the functionality of the Xilinx RocketIO multi-gigabit transceiver (MGT)


    Original
    XAPP759 XAPP662: com/bvdocs/appnotes/xapp662 XAPP672: com/bvdocs/appnotes/xapp672 DS083: com/bvdocs/publications/ds083 ML321 XAPP759 verilog code for fibre channel 1000BASE-X PPC405 Virtex-II Pro and Virtex-II Pro X Platform FPGAs Xuint32 CPCS BOARD POWER SUPPLY ML323 1000base-x xilinx DS264 PDF

    Contextual Info: Virtex-II Pro Platform FPGAs: Introduction and Overview R DS083-1 v2.3 November 20, 2002 Advance Product Specification Summary of Virtex-II Pro Features • • High-Performance Platform FPGA Solution, Including - Up to twenty-four RocketIO™ embedded


    Original
    DS083-1 18-bit DS083-4 PDF

    LM3874-Adj

    Abstract: LM3671 operational amplifier discrete schematic SCANSTA111 LP2985 LM2671 lm3485 LP3874-ADJ LM3874 SPARTAN-3 XC3S400
    Contextual Info: Analog Design Guide for Xilinx FPGAs Power Expert . 2 Power Management Solution for FPGAs . 3-19 High-Speed Interface Solution for FPGAs . 20-21 JTAG for FPGAs . 22-23 High-speed ADCs for FPGAs . 24-25


    Original
    O-220 O-263 OT-23 LM3874-Adj LM3671 operational amplifier discrete schematic SCANSTA111 LP2985 LM2671 lm3485 LP3874-ADJ LM3874 SPARTAN-3 XC3S400 PDF

    PC44

    Abstract: SO20 VQ44 XC17V00 XC18V00 XC2VP20 XC2VP30 XC2VP40
    Contextual Info: XC18V00 Series In-System Programmable Configuration PROMs R DS026 v5.0 April 5, 2004 Features • Product Specification • Dual configuration modes - Serial Slow/Fast configuration (up to 33 MHz) - Parallel (up to 264 Mb/s at 33 MHz) In-system programmable 3.3V PROMs for


    Original
    XC18V00 DS026 XC18V04 XC18V02, XC18V01 XC18V512, PC44 SO20 VQ44 XC17V00 XC2VP20 XC2VP30 XC2VP40 PDF

    405D5

    Abstract: basic block diagram of bit slice processors carry look ahead adder XAPP290 dci -dc inverter repeater 10g passive transmitter circuit in GPR 405D4 LVCMOS33 PPC405
    Contextual Info: 48 Virtex-II Pro Platform FPGAs: Functional Description R DS083-2 v3.1.1 March 9, 2004 Product Specification Virtex-II Pro Array Functional Description CLB CLB All of the documents above, as well as a complete listing and description of Xilinx-developed Intellectual Property


    Original
    DS083-2 405D5 basic block diagram of bit slice processors carry look ahead adder XAPP290 dci -dc inverter repeater 10g passive transmitter circuit in GPR 405D4 LVCMOS33 PPC405 PDF

    schematic diagram atx Power supply 500w

    Abstract: pioneer PAL 012A 1000w inverter PURE SINE WAVE schematic diagram 600va numeric ups circuit diagrams winbond bios 25064 TLE 9180 infineon smsc MEC 1300 nu TBE schematic diagram inverter 2000w DK55 circuit diagram of luminous 600va UPS
    Contextual Info: QUICK INDEX NEW IN THIS ISSUE! Detailed Index - See Pages 3-24 Digital Signal Processors, iCoupler , iMEMS® and iSensor . . . . . 805, 2707, 2768-2769 Connectors, Cable Assemblies, IC Sockets . . . . . . . . . . . 28-568 RF Connectors . . . . . . . . . . . . . . . . . . . . . . Pages 454-455


    Original
    P462-ND P463-ND LNG295LFCP2U LNG395MFTP5U US2011) schematic diagram atx Power supply 500w pioneer PAL 012A 1000w inverter PURE SINE WAVE schematic diagram 600va numeric ups circuit diagrams winbond bios 25064 TLE 9180 infineon smsc MEC 1300 nu TBE schematic diagram inverter 2000w DK55 circuit diagram of luminous 600va UPS PDF

    South Bridge ALI M1535

    Abstract: XC2VP30-FF896 Xilinx XC2VP30-FF896 ali m1535 M1535 ALi M1535D XC2VP30FF896 M1535D manual ALi M1535D us power supply atx 250w schematic
    Contextual Info: ML310 User Guide Virtex-II Pro Embedded Development Platform UG068 v1.1.5 February 1, 2007 R R Xilinx is disclosing this Document and Intellectual Property (hereinafter “the Design”) to you for use in the development of designs to operate on, or interface with Xilinx FPGAs. Except as stated herein, none of the Design may be copied, reproduced, distributed, republished,


    Original
    ML310 UG068 South Bridge ALI M1535 XC2VP30-FF896 Xilinx XC2VP30-FF896 ali m1535 M1535 ALi M1535D XC2VP30FF896 M1535D manual ALi M1535D us power supply atx 250w schematic PDF

    ra1613

    Abstract: FB360 HSTL18 XC2V3000-BG728 XC3S1000-FT256 XC3S200-ft256 X2P376 X2P528 X2P680 BGA 728 35x35 1.27
    Contextual Info: XPressArray-II 0.15mm Structured ASIC Data Sheet 1.0 Key Features • Next-generation 0.15mm hybrid structured ASIC • Initializable distributed memory at speeds up to 210MHz • Platform for high-performance 1.5V/1.2V ASICs and FPGAto-ASIC conversions • Configurable signal, core and I/O power supply pin locations


    Original
    210MHz PCI33, PCI66, ra1613 FB360 HSTL18 XC2V3000-BG728 XC3S1000-FT256 XC3S200-ft256 X2P376 X2P528 X2P680 BGA 728 35x35 1.27 PDF

    XC5VTX240T

    Abstract: XC4VFX40 FPGA Virtex 6 LXT EasyPath XC5VLX220T XC4VSX55 XC5VTX150T XC4VSX35 XC4VLX40 XC5VLX220
    Contextual Info: EasyPath FPGA FAQs Updated: August 17, 2009 What are EasyPath FPGAs? Xilinx EasyPath™ FPGAs are the industry’s only design-specific FPGA solution that offers a simple cost reduction path for complex platform FPGA designs. Xilinx EasyPath FPGAs offer a fast, seamless, low NRE, risk free way to easily migrate


    Original
    PDF

    R8051XC2

    Abstract: verilog code for baud rate generator verilog code R8051XC2 r8051xc2-b 80515 80517 frequency counter using 8051 verilog code for slave SPI with FPGA verilog code 16 bit UP COUNTER verilog code for uart communication
    Contextual Info: Fully compatible with the MCS 51 instruction set R8051XC2 High-Performance, Configurable, 8-bit Microcontroller Core The R8051XC2 configurable processor core implements a range of fast, 8-bit, microcontrollers that execute the MCS®51 instruction set. The IP core runs with a single clock per machine cycle, and requires an average of 2.12


    Original
    R8051XC2 R8051XC2 verilog code for baud rate generator verilog code R8051XC2 r8051xc2-b 80515 80517 frequency counter using 8051 verilog code for slave SPI with FPGA verilog code 16 bit UP COUNTER verilog code for uart communication PDF

    XC3S250E-5

    Contextual Info:  Interfaces directly to Mobile and SDR-SDRAMCTRL Single Data Rate Mobile SDRAM Controller Core ordinary Single Data Rate SDR SDRAM chips and registered/unbuffered DIMMS  Supports address space up to 2G (230 words) and – one to eight chip selects,


    Original
    PDF