SOT1203 Search Results
SOT1203 Datasheets (2)
Part | ECAD Model | Manufacturer | Description | Datasheet Type | PDF Size | Page count | |
---|---|---|---|---|---|---|---|
SOT1203 |
![]() |
extremely thin small outline package; no leads; 8 terminals | Original | 209.89KB | 1 | ||
SOT1203_115 |
![]() |
Standard product orientation 12NC ending 115 | Original | 87.62KB | 4 |
SOT1203 Price and Stock
Nexperia LSF0102GSXTranslation - Voltage Levels SOT1203-1 BIDIRECT LEVEL TRANS |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
LSF0102GSX | Reel | 10,000 | 5,000 |
|
Buy Now | |||||
Nexperia 74LVC2G08GS-Q100XLogic Gates SOT1203-1 DUAL 2-INPUT AND GT |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74LVC2G08GS-Q100X | Reel | 5,000 | 5,000 |
|
Buy Now | |||||
Nexperia 74AVC1T8832GSXTranslation - Voltage Levels SOT1203-1 SNGL DUAL-SUPPLY OR |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74AVC1T8832GSX | Reel | 10,000 |
|
Buy Now | ||||||
Nexperia 74AUP2G02GS,115Logic Gates SOT1203-1 DUAL 2-INPUT NOR GT |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74AUP2G02GS,115 | Reel | 5,000 |
|
Buy Now | ||||||
Nexperia 74AUP2G08GS,115Logic Gates SOT1203-1 DUAL 2-INPUT AND GT |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74AUP2G08GS,115 | Reel | 5,000 |
|
Buy Now |
SOT1203 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: SOT1203 Standard product orientation 12NC ending 115 Rev. 01 — 28 July 2011 Packing information 1. Packing method Fig. 1 Package version 12NC ending Reel dimensions d x w mm SPQ/PQ (pcs) Reels per box Outer box dimensions l x w x h (mm) SOT1203 115 180 x 8 |
Original |
OT1203 OT1203 | |
Contextual Info: Package outline XSON8: extremely thin small outline package; no leads; 8 terminals; body 1.35 x 1.0 x 0.35 mm SOT1203 b 1 2 3 4x (2) 4 L L1 e 8 7 6 e1 e1 5 e1 (8×)(2) A1 A D E terminal 1 index area 0.5 Dimensions Unit mm 1 mm scale A(1) A1 b D E e e1 L |
Original |
OT1203 sot1203 | |
MARKING V7 6-PINContextual Info: 74LVC3G14 Triple inverting Schmitt trigger with 5 V tolerant input Rev. 11 — 6 July 2012 Product data sheet 1. General description The 74LVC3G14 provides three inverting buffers with Schmitt trigger input. It is capable of transforming slowly changing input signals into sharply defined, jitter-free output signals. |
Original |
74LVC3G14 74LVC3G14 MARKING V7 6-PIN | |
Marking code V7Contextual Info: 74LVC2G00 Dual 2-input NAND gate Rev. 11 — 22 June 2012 Product data sheet 1. General description The 74LVC2G00 provides a 2-input NAND gate function. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in a mixed 3.3 V and 5 V environment. |
Original |
74LVC2G00 74LVC2G00 Marking code V7 | |
74LVC2G86
Abstract: 74LVC2G86DC 74LVC2G86DP 74LVC2G86GM 74LVC2G86GT
|
Original |
74LVC2G86 74LVC2G86 74LVC2G86DC 74LVC2G86DP 74LVC2G86GM 74LVC2G86GT | |
74LVC1G74DC
Abstract: 74LVC1G74 74LVC1G74DP 74LVC1G74GD 74LVC1G74GM 74LVC1G74GT
|
Original |
74LVC1G74 74LVC1G74 74LVC1G74DC 74LVC1G74DP 74LVC1G74GD 74LVC1G74GM 74LVC1G74GT | |
74AUP2G157DC
Abstract: 74AUP2G157GT
|
Original |
74AUP2G157 74AUP2G157 74AUP2G157DC 74AUP2G157GT | |
74LVC3G07
Abstract: 74LVC3G07DC 74LVC3G07DP 74LVC3G07GM 74LVC3G07GT
|
Original |
74LVC3G07 74LVC3G07 74LVC3G07DC 74LVC3G07DP 74LVC3G07GM 74LVC3G07GT | |
74LVC2G32
Abstract: 74LVC2G32DC 74LVC2G32DP 74LVC2G32GM 74LVC2G32GT XSON8 SOT1116
|
Original |
74LVC2G32 74LVC2G32 74LVC2G32DC 74LVC2G32DP 74LVC2G32GM 74LVC2G32GT XSON8 SOT1116 | |
74AUP2G241
Abstract: 74AUP2G241DC 74AUP2G241GT
|
Original |
74AUP2G241 74AUP2G241 74AUP2G241DC 74AUP2G241GT | |
74LVC2G126
Abstract: 74LVC2G126DC 74LVC2G126DP 74LVC2G126GD 74LVC2G126GM 74LVC2G126GT
|
Original |
74LVC2G126 74LVC2G126 74LVC2G126DC 74LVC2G126DP 74LVC2G126GD 74LVC2G126GM 74LVC2G126GT | |
74AVC2T45
Abstract: 74AVC2T45DC 74AVC2T45GT
|
Original |
74AVC2T45 74AVC2T45 74AVC2T45DC 74AVC2T45GT | |
Contextual Info: 74AUP2G08 Low-power dual 2-input AND gate Rev. 5 — 1 December 2011 Product data sheet 1. General description The 74AUP2G08 provides the dual 2-input AND function. Schmitt-trigger action at all inputs makes the circuit tolerant to slower input rise and fall |
Original |
74AUP2G08 74AUP2G08 | |
Dual D-type flip-flop positive-edge triggerContextual Info: 74AUP2G79 Low-power dual D-type flip-flop; positive-edge trigger Rev. 6 — 8 December 2011 Product data sheet 1. General description The 74AUP2G79 provides the dual positive-edge triggered D-type flip-flop. Information on the data input nD is transferred to the nQ output on the LOW-to-HIGH transition of the |
Original |
74AUP2G79 74AUP2G79 Dual D-type flip-flop positive-edge trigger | |
|
|||
Contextual Info: 74LVC1G53 2-channel analog multiplexer/demultiplexer Rev. 7 — 6 December 2011 Product data sheet 1. General description The 74LVC1G53 is a low-power, low-voltage, high-speed, Si-gate CMOS device. The 74LVC1G53 provides one analog multiplexer/demultiplexer with a digital select |
Original |
74LVC1G53 74LVC1G53 | |
Contextual Info: 74LVC3G04 Triple inverter Rev. 10 — 14 June 2012 Product data sheet 1. General description The 74LVC3G04 provides three inverting buffers. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in a mixed 3.3 V and 5 V environment. |
Original |
74LVC3G04 74LVC3G04 | |
Contextual Info: 74AUP1G885 Low-power dual function gate Rev. 8 — 8 June 2012 Product data sheet 1. General description The 74AUP1G885 provides two functions in one device. The output state of the outputs 1Y, 2Y is determined by the inputs (A, B and C). The output 1Y provides the Boolean |
Original |
74AUP1G885 74AUP1G885 | |
Contextual Info: 74AUP2G02 Low-power dual 2-input NOR gate Rev. 6 — 3 August 2012 Product data sheet 1. General description The 74AUP2G02 provides a dual 2-input NOR function. Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 V o 3.6 V. |
Original |
74AUP2G02 74AUP2G02 | |
Contextual Info: 74LVC3GU04 Triple inverter Rev. 10 — 6 July 2012 Product data sheet 1. General description The 74LVC3GU04 provides three inverters. Each inverter is a single stage with unbuffered output. Inputs can be driven from either 3.3 V or 5 V devices. These features allow the use of |
Original |
74LVC3GU04 74LVC3GU04 JESD22-A114F JESD22-A115-A | |
Contextual Info: 74LVC2G00 Dual 2-input NAND gate Rev. 12 — 8 April 2013 Product data sheet 1. General description The 74LVC2G00 provides a 2-input NAND gate function. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in a mixed 3.3 V and 5 V environment. |
Original |
74LVC2G00 74LVC2G00 | |
Contextual Info: 74LVC1G53 2-channel analog multiplexer/demultiplexer Rev. 9 — 5 April 2013 Product data sheet 1. General description The 74LVC1G53 is a low-power, low-voltage, high-speed, Si-gate CMOS device. The 74LVC1G53 provides one analog multiplexer/demultiplexer with a digital select |
Original |
74LVC1G53 74LVC1G53 | |
Contextual Info: 74LVC3G14 Triple inverting Schmitt trigger with 5 V tolerant input Rev. 12 — 9 April 2013 Product data sheet 1. General description The 74LVC3G14 provides three inverting buffers with Schmitt trigger input. It is capable of transforming slowly changing input signals into sharply defined, jitter-free output signals. |
Original |
74LVC3G14 74LVC3G14 | |
Contextual Info: 74LVC2G02 Dual 2-input NOR gate Rev. 11 — 8 April 2013 Product data sheet 1. General description The 74LVC2G02 provides a 2-input NOR gate function. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in a mixed 3.3 V and 5 V environment. |
Original |
74LVC2G02 74LVC2G02 | |
Contextual Info: 74AUP2G80 Low-power dual D-type flip-flop; positive-edge trigger Rev. 8 — 21 January 2013 Product data sheet 1. General description The 74AUP2G80 provides the dual positive-edge triggered D-type flip-flop. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock |
Original |
74AUP2G80 74AUP2G80 |