RFC4553 Search Results
RFC4553 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
pc toTv BOX Diagram
Abstract: ZL50117GAG2 ZL50116GAG ZL50117GAG ZL50118GAG ZL50119GAG ZL50120GAG ZL50110 ZL50111 ZL50112
|
Original |
ZL50115/16/17/18/19/20 ZL50115GAG ZL50116GAG ZL50117GAG ZL50118GAG ZL50119GAG ZL50120GAG ZL50115GAG2 ZL50116GAG2 ZL50117GAG2 pc toTv BOX Diagram ZL50116GAG ZL50117GAG ZL50118GAG ZL50119GAG ZL50120GAG ZL50110 ZL50111 ZL50112 | |
TCXO A31 10MHZ
Abstract: MT48LC4M32B2TG-6 L1V16 Datum OCXO
|
Original |
DS34S108, DS34S104, DS34S102, DS34S101 DS34S108 823/G board25 DS34S108 TCXO A31 10MHZ MT48LC4M32B2TG-6 L1V16 Datum OCXO | |
"Mobile switching center"
Abstract: HSPA Module fpga based wireless jamming networks msc mobile switching center IEEE1588 RFC5086 tdm RECEIVER RFC4553 Mobile Switch Center MSC cesopsn
|
Original |
||
ZL50110
Abstract: ZL50111 ZL50112 ZL50114 ZL50115GAG ZL50116GAG ZL50117GAG ZL50118GAG ZL50119GAG ZL50120GAG
|
Original |
ZL50115/16/17/18/19/20 ZL50115GAG ZL50116GAG ZL50117GAG ZL50118GAG ZL50119GAG ZL50120GAG ZL50115GAG2 ZL50116GAG2 ZL50117GAG2 ZL50110 ZL50111 ZL50112 ZL50114 ZL50115GAG ZL50116GAG ZL50117GAG ZL50118GAG ZL50119GAG ZL50120GAG | |
"L2TP"Contextual Info: ZL50115/16/17/18/19/20 32, 64 and 128 Channel CESoP Processors Data Sheet Features May 2008 Ordering Information General • Circuit Emulation Services over Packet CESoP transport for MPLS, IP and Ethernet networks • On chip timing & synchronization recovery across |
Original |
ZL50115/16/17/18/19/20 ZL50110, ZL50111, ZL50112 ZL50114 ZL50115GAG ZL50116GAG ZL50117GAG ZL50118GAG ZL50119GAG "L2TP" | |
RESREF
Abstract: DS34T108 MDIO MDC
|
Original |
DS34T101/DS34T102/DS34T104/DS34T108 DS34T108 823/G DS34S108, DS34S104, DS34S102, DS34S101. RESREF MDIO MDC | |
1.0 k mef 250
Abstract: N2M1 ic cd 4553 kip u2 ZL50111GAG2 ZL50110GAG ZL50111GAG ZL50114GAG 16F25
|
Original |
ZL50110/11/12/14 ZL50110GAG ZL50111GAG ZL50112GAG ZL50114GAG ZL50110GAG2 ZL50111GAG2 ZL50112GAG2 ZL50114GAG2 1.0 k mef 250 N2M1 ic cd 4553 kip u2 ZL50110GAG ZL50111GAG ZL50114GAG 16F25 | |
ZL50111GAG2
Abstract: ZL50110GAG ZL50111GAG ZL50114GAG ZL50114GAG2
|
Original |
ZL50110/11/12/14 ZL50110GAG ZL50111GAG ZL50112GAG ZL50114GAG ZL50110GAG2 ZL50111GAG2 ZL50112GAG2 ZL50114GAG2 ZL50110GAG ZL50111GAG ZL50114GAG | |
MEF-18
Abstract: RFC4553 APP3300 RFC5086 cesopsn
|
Original |
48-byte 1536-byte APP3300 MEF-18 RFC4553 APP3300 RFC5086 cesopsn | |
RLOF 100
Abstract: DS34t108 TDM8
|
Original |
DS34T101/DS34T102/DS34T104/DS34T108 DS34T108 823/G DS34T101/DS34T102/DS34T104/DS34T108 RLOF 100 TDM8 | |
DS34T104GN
Abstract: 3216 footprint IPC TDM8 DS34T101GN DS34T102GN DS34T104 DS34T108GN 7U22 DS34T10x
|
Original |
DS34T101/DS34T102/DS34T104/DS34T108 DS34T108 823/G DS34T104GN 3216 footprint IPC TDM8 DS34T101GN DS34T102GN DS34T104 DS34T108GN 7U22 DS34T10x | |
Contextual Info: ABRIDGED DATA SHEET Rev: 072707 DS34T101/DS34T102/DS34T104/DS34T108 Single/Dual/Quad/Octal TDM-Over-Packet Chip General Description The IETF PWE3 SAToP/CESoPSN/TDMoIP/HDLC draft-compliant DS34T108 allows up to eight T1/E1 links or frame-based serial HDLC links to be |
Original |
DS34T101/DS34T102/DS34T104/DS34T108 DS34T108 823/G | |
RFC4553Contextual Info: ZL50110/11/12/14 128, 256, 512 and 1024 Channel CESoP Processors Data Sheet Features April 2008 Ordering Information General • Circuit Emulation Services over Packet CESoP transport for MPLS, IP and Ethernet networks • On chip timing & synchronization recovery across |
Original |
ZL50110/11/12/14 ZL50110GAG ZL50111GAG ZL50112GAG ZL50114GAG ZL50110GAG2 ZL50111GAG2 ZL50112GAG2 ZL50114GAG2 RFC4553 | |
RFC4553
Abstract: 1.0 k mef 400
|
Original |
ZL50115/16/17/18/19/20 ZL50110, ZL50111 ZL50114 ZL50115GAG ZL50116GAG ZL50117GAG ZL50118GAG ZL50119GAG ZL50120GAG RFC4553 1.0 k mef 400 | |
|
|||
e1 E2 e3 liu transceiverContextual Info: PRELIMINARY-SUBJECT TO CHANGE ABRIDGED DATA SHEET Rev: 091407 DS34S101//DS34S102/DS34S104/DS34S108 Single/Dual/Quad/Octal TDM-Over-Packet Transport Devices General Description The IETF PWE3 SAToP/CESoPSN/TDMoIP/HDLC draft-compliant DS34S108 allows up to eight T1/E1 |
Original |
DS34S108 823/G DS34S101/DS34S102/DS34S104/DS34S108 e1 E2 e3 liu transceiver | |
Contextual Info: ABRIDGED DATA SHEET Rev: 040108 DS34S101//DS34S102/DS34S104/DS34S108 Single/Dual/Quad/Octal TDM-Over-Packet Transport Devices General Description The IETF PWE3 SAToP/CESoPSN/TDMoIP/HDLC RFC-compliant DS34S108 allows up to eight T1/E1 links or frame-based serial HDLC links to be |
Original |
DS34S101//DS34S102/DS34S104/DS34S108 32-Bit 16-Bit | |
DS34T101
Abstract: D2048 DS34S101 DS34S102 DS34T104 DS34T101GN DS34T102GN DS34T104GN DS34T108GN RFC4553
|
Original |
DS34T101/DS34T102/DS34T104/DS34T108 DS34T108 823/G preS108, DS34S104, DS34S102, DS34S101. DS34T102, DS34T104 DS34T101 D2048 DS34S101 DS34S102 DS34T101GN DS34T102GN DS34T104GN DS34T108GN RFC4553 | |
Contextual Info: ZL50110/11/14 128, 256 and 1024 Channel CESoP Processors Data Sheet Features March 2008 Ordering Information General • Circuit Emulation Services over Packet CESoP transport for MPLS, IP and Ethernet networks • On chip timing & synchronization recovery across |
Original |
ZL50110/11/14 ZL50110GAG ZL50111GAG ZL50114GAG ZL50110GAG2 ZL50111GAG2 ZL50114GAG2 RFC4553 RFC5086 |