729-Pin
Abstract: Axcelerator FPGAs AX125 IO126PB3F11 AG18 FBGA 896 896-Pin Axcelerator Family FPGAs 
 
Contextual Info: Axcelerator Family FPGAs Package Pin Assignments 180-Pin CSP A1 Ball Pad Corner 14 13 12 11 10 9 8 7 6 5 4 3 2 1 A B C D E F G H J K L M N P Figure 3-1 • 180-Pin CSP  Bottom View  Note For Package Manufacturing and Environmental information, visit Resource center at
 
 | 
 
Original
 | 
180-Pin
AX125
IO32NB3F3 
IO59NB5F5 
729-Pin
Axcelerator FPGAs
IO126PB3F11
AG18
FBGA 896
896-Pin
Axcelerator Family FPGAs
 | 
PDF
 | 
LGA 478 SOCKET PIN LAYOUT
Abstract: RTAX2000 
 
Contextual Info: v5.2 RTAX-S/SL RadTolerant FPGAs Radiation Performance Leading-Edge Performance • • • • • • • • • • SEU-Hardened Registers Eliminate the Need for TripleModule Redundancy  TMR  – Immune to Single-Event Upsets (SEU) to LETTH > 37 MeV-cm2/mg
 
 | 
 
Original
 | 
TM1019
LGA 478 SOCKET PIN LAYOUT
RTAX2000
 | 
PDF
 | 
RTAX2000
Abstract: footprint cqfp 280 RTAX1000S actel cqfp 84 
 
Contextual Info: A dv an c ed v0 .5 RTAX-S RadTolerant FPGAs Designed for Space • • • • • • • • SEU-Hardened Registers Eliminate the Need for Triple-Module Redundancy  TMR  – Immune to Single-Event Upsets (SEU) to LETth > 60 MeV-cm2/mg – SEU Rate < 10-10 Errors/Bit-Day in Worst-Case
 
 | 
 
Original
 | 
TM1019
RTAX2000
footprint cqfp 280
RTAX1000S
actel cqfp 84
 | 
PDF
 | 
56 pin edac connector
Abstract: PCB footprint cqfp 132 Silicon Sculptor II ACTEL CCGA 624 mechanical 
 
Contextual Info: v2.0 RTAX-S RadTolerant FPGAs Designed for Space • • • • • • • • SEU-Hardened Registers Eliminate the Need for Triple-Module Redundancy  TMR  – Immune to Single-Event Upsets (SEU) to LETTH > 37 MeV-cm2/mg – SEU Rate < 10-10 Errors/Bit-Day in Worst-Case
 
 | 
 
Original
 | 
TM1019
56 pin edac connector
PCB footprint cqfp 132
Silicon Sculptor II
ACTEL CCGA 624 mechanical
 | 
PDF
 | 
RTAX2000
Abstract: rtax4000 CDB 455 C34 IO358 DIODE SMD V05 128X3 
 
Contextual Info: v5.1 RTAX-S/SL RadTolerant FPGAs Radiation Performance Leading-Edge Performance • • • • • • • • • • SEU-Hardened Registers Eliminate the Need for TripleModule Redundancy  TMR  – Immune to Single-Event Upsets (SEU) to LETTH > 37 MeV-cm2/mg
 
 | 
 
Original
 | 
TM1019
RTAX2000
rtax4000
CDB 455 C34
IO358
DIODE SMD V05
128X3
 | 
PDF
 | 
ACTEL CCGA 1152 mechanical
Abstract: AX125 AX2000 CQ208 CQ256 CS180 FG256 PQ208 Trd16 Axcelerator Family FPGAs 
 
Contextual Info: v2.8   Axcelerator Family FPGAs u e Leading-Edge Performance • • • • – 350+ MHz System Performance 500+ MHz Internal Performance High-Performance Embedded FIFOs 700 Mb/s LVDS Capable I/Os Specifications • • • • • Up to 2 Million Equivalent System Gates
 
 | 
 
Original
 | 
 | 
PDF
 | 
dunlop s 708
Abstract: PTI 30 040 ga AX125 AX2000 CS180 FG256 FG324 FG484 PQ208 M33 thermal fuse 
 
Contextual Info: Advanced v1.5  Axcelerator Family FPGAs Le adi n g- E dg e P e rfo r ma nc e • • • • – Voltage-Referenced I/O Standards: GTL+, HSTL Class 1, SSTL2 Class 1 and 2, SSTL3 Class 1 and 2 – Registered I/Os with 64-bit Deep FIFO on Each Pin  "PerPin FIFO"
 
 | 
 
Original
 | 
64-bit
608-bit
dunlop s 708
PTI 30 040 ga
AX125
AX2000
CS180
FG256
FG324
FG484
PQ208
M33 thermal fuse
 | 
PDF
 | 
| 
 
Contextual Info: Revision 16 RTAX-S/SL and RTAX-DSP Radiation-Tolerant FPGAs Radiation Performance Specifications • SEU-Hardened Registers Eliminate the Need for Triple-Module Redundancy  TMR  – Immune to Single-Event Upsets (SEU) to LETTH > 37 MeVcm2/mg – SEU Rate < 10-10 Errors/Bit-Day (worst case GEO)
 
 | 
 
Original
 | 
TM1019
MIL-STD-883B 
 | 
PDF
 | 
ACTEL CCGA 1152 mechanical
Abstract: lga 4x4 footprint AX125 AX2000 CQ208 CS180 FG256 PQ208 624-Pin tx 434 
 
Contextual Info: v2.7   Axcelerator Family FPGAs u e Leading-Edge Performance • • • • – 350+ MHz System Performance 500+ MHz Internal Performance High-Performance Embedded FIFOs 700 Mb/s LVDS Capable I/Os Specifications • • • • • Up to 2 Million Equivalent System Gates
 
 | 
 
Original
 | 
 | 
PDF
 | 
56 pin edac connector
Abstract: RTAX1000 edac 96 pin edac connector 292 CCGA 
 
Contextual Info: v2.1 RTAX-S RadTolerant FPGAs Designed for Space • • • • • • • • SEU-Hardened Registers Eliminate the Need for Triple-Module Redundancy  TMR  – Immune to Single-Event Upsets (SEU) to LETTH > 37 MeV-cm2/mg – SEU Rate < 10-10 Errors/Bit-Day in Worst-Case
 
 | 
 
Original
 | 
TM1019
56 pin edac connector
RTAX1000
edac 96 pin edac connector
292 CCGA
 | 
PDF
 | 
DP U1
Abstract: IO317 AX1000 
 
Contextual Info: Advanced v1.5  Axcelerator Family FPGAs Leading-Edge Performance • • • • – Voltage-Referenced I/O Standards: GTL+, HSTL Class 1, SSTL2 Class 1 and 2, SSTL3 Class 1 and 2 – Registered I/Os with 64-bit Deep FIFO on Each Pin  "PerPin FIFO"  – Hot-Swap Compliant I/Os (Except PCI)
 
 | 
 
Original
 | 
700Mb/s
339kbits
DP U1
IO317
AX1000
 | 
PDF
 | 
GCLR
Abstract: 676P Axcelerator Family FPGAs 
 
Contextual Info: v2.4   Axcelerator Family FPGAs u e Leading-Edge Performance • • • • – 350+ MHz System Performance 500+ MHz Internal Performance High-Performance Embedded FIFOs 700 Mb/s LVDS Capable I/Os Specifications • • • • • Up to 2 Million Equivalent System Gates
 
 | 
 
Original
 | 
 | 
PDF
 | 
AF4 din 74
Abstract: AF2.5 din 74 diode t25 4 g8 Axcelerator Family FPGAs 
 
Contextual Info: v2.5   Axcelerator Family FPGAs u e Leading-Edge Performance • • • • – 350+ MHz System Performance 500+ MHz Internal Performance High-Performance Embedded FIFOs 700 Mb/s LVDS Capable I/Os Specifications • • • • • Up to 2 Million Equivalent System Gates
 
 | 
 
Original
 | 
 | 
PDF
 | 
4x1K
Abstract: edac 96 pin edac connector footprint cqfp 132 833 T12 
 
Contextual Info: Advanced v0.5 RTAX-S RadTolerant FPGAs Designed for Space • • • • • • • • SEU-Hardened Registers Eliminate the Need for Triple-Module Redundancy  TMR  – Immune to Single-Event Upsets (SEU) to LETth > 60 MeV-cm2/mg – SEU Rate < 10-10 Errors/Bit-Day in Worst-Case
 
 | 
 
Original
 | 
TM1019
4x1K
edac 96 pin edac connector
footprint cqfp 132
833 T12
 | 
PDF
 | 
| 
 
 
 | 
Axcelerator FPGAs
Abstract: AX125 AX2000 CQ208 CS180 PQ208 M33 thermal fuse AK 1022 Axcelerator Family FPGAs 
 
Contextual Info: v2 .1  Axcelerator Family FPGAs u e Leading-Edge Performance • • • • – 350+ MHz System Performance 500+ MHz Internal Performance High-Performance Embedded FIFOs 700Mb/s LVDS Capable I/Os Specifications • • • • • Up to 2 Million Equivalent System Gates
 
 | 
 
Original
 | 
700Mb/s
295kbits
Axcelerator FPGAs
AX125
AX2000
CQ208
CS180
PQ208
M33 thermal fuse
AK 1022
Axcelerator Family FPGAs
 | 
PDF
 | 
ACTEL CCGA 1152 mechanical
Abstract: ACTEL CCGA 624 mechanical L33 thermal fuse ACTEL CCGA 1152 pin configuration actel PLL schematic footprint cqfp 240 m20 thermal fuse 115 M33 thermal fuse AX125 AX2000 
 
Contextual Info: v2.6   Axcelerator Family FPGAs u e Leading-Edge Performance • • • • – 350+ MHz System Performance 500+ MHz Internal Performance High-Performance Embedded FIFOs 700 Mb/s LVDS Capable I/Os Specifications • • • • • Up to 2 Million Equivalent System Gates
 
 | 
 
Original
 | 
 | 
PDF
 | 
b h21
Contextual Info: Revision 18 Axcelerator Family FPGAs Leading-Edge Performance • • • • 350+ MHz System Performance 500+ MHz Internal Performance High-Performance Embedded FIFOs 700 Mb/s LVDS Capable I/Os Specifications • • • • • Up to 2 Million Equivalent System Gates
 
 | 
 
Original
 | 
608-bit
b h21
 | 
PDF
 | 
AX1000
Contextual Info: Advanced v1.3  Axcelerator Family FPGAs Leading-Edge Performance • • • • – Voltage-Referenced I/O Standards: GTL+, HSTL Class 1, SSTL2 Class 1 and 2, SSTL3 Class 1 and 2 – Registered I/Os with 64-bit Deep FIFO on Each Pin  "PerPin FIFO"  – Hot-Swap Compliant I/Os (Except PCI)
 
 | 
 
Original
 | 
64-bit
608-bit
14tains
AX1000
 | 
PDF
 | 
w32 smd transistor
Abstract: rtax250sl RTAX2000S w32 smd transistor 143 41-bit Carry Look-ahead Adder RTAX2000SL RTAX4000S BY415 RTAX4000D LG1152 
 
Contextual Info: Revision 14 RTAX-S/SL and RTAX-DSP Radiation-Tolerant FPGAs Radiation Performance Specifications • SEU-Hardened Registers Eliminate the Need for Triple-Module Redundancy  TMR  – Immune to Single-Event Upsets (SEU) to LETTH > 37 MeVcm2/mg – SEU Rate < 10-10 Errors/Bit-Day (worst case GEO)
 
 | 
 
Original
 | 
TM1019
MIL-STD-883B 
w32 smd transistor
rtax250sl
RTAX2000S
w32 smd transistor 143
41-bit Carry Look-ahead Adder
RTAX2000SL
RTAX4000S
BY415
RTAX4000D
LG1152
 | 
PDF
 | 
AX125
Abstract: AX2000 CQ208 CQ256 FG256 FG324 PQ208 AX2000-CQ256 
 
Contextual Info: Revision 17 Axcelerator Family FPGAs Leading-Edge Performance • • • • 350+ MHz System Performance 500+ MHz Internal Performance High-Performance Embedded FIFOs 700 Mb/s LVDS Capable I/Os Specifications • • • • • Up to 2 Million Equivalent System Gates
 
 | 
 
Original
 | 
 | 
PDF
 | 
AF367
Abstract: AK 1022 IC KA 2312 P2272 AX1000 
 
Contextual Info: Advanced v1.6  Axcelerator Family FPGAs Le adi n g- E dg e P e rfo r ma nc e • • • • 350+ MHz System Performance 500+ MHZ Internal Performance High-Performance Embedded FIFOs 700Mb/s LVDS Capable I/Os S pe ci fi c at i on s • • • • • Up to 2 Million Equivalent System Gates
 
 | 
 
Original
 | 
700Mb/s
295kbits
AF367
AK 1022
IC KA 2312
P2272
AX1000
 | 
PDF
 | 
CQ352-FPGA
Abstract: RTAX1000s-cq RTAX4000S RTAX2000 RTAX2000S-CQ352 FPGA Application Note schematic 324 CDB 455 C34 rtax4000 AP3433 
 
Contextual Info: v4.0 RTAX-S RadTolerant FPGAs Designed for Space • • • • • • • SEU-Hardened Registers Eliminate the Need for Triple-Module Redundancy  TMR  – Immune to Single-Event Upsets (SEU) to LETTH > 37 MeV-cm2/mg – SEU Rate < 10-10 Errors/Bit-Day in Worst-Case
 
 | 
 
Original
 | 
TM1019
CQ352-FPGA
RTAX1000s-cq
RTAX4000S
RTAX2000
RTAX2000S-CQ352
FPGA Application Note
schematic 324
CDB 455 C34
rtax4000
AP3433
 | 
PDF
 | 
IO191
Abstract: Axcelerator Family FPGAs 
 
Contextual Info: v2.3   Axcelerator Family FPGAs u e Leading-Edge Performance • • • • – 350+ MHz System Performance 500+ MHz Internal Performance High-Performance Embedded FIFOs 700 Mb/s LVDS Capable I/Os Specifications • • • • • Up to 2 Million Equivalent System Gates
 
 | 
 
Original
 | 
 | 
PDF
 | 
AK 1022
Abstract: AF2.5 din 74 FIFO64K36 V123A AX1000 
 
Contextual Info: Advanced v1.2  Axcelerator Family FPGAs Leading-Edge Performance • • • • – Voltage-Referenced I/O Standards: GTL+, HSTL Class 1, SSTL2 Class 1 and 2, SSTL3 Class 1 and 2 – Registered I/Os with 64-bit Deep FIFO on Each Pin  "PerPin FIFO"  – Hot-Swap Compliant I/Os (Except PCI)
 
 | 
 
Original
 | 
700Mb/s
339kbits
AK 1022
AF2.5 din 74
FIFO64K36
V123A
AX1000
 | 
PDF
 |