ACT 3 ACCELERATOR FPGAS Search Results
ACT 3 ACCELERATOR FPGAS Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
54ACTQ32/QCA |
![]() |
54ACTQ32 - OR Gate, ACT Series, 4-Func, 2-Input, CMOS, - Dual marked (5962-8973601CA) |
![]() |
||
54ACTQ32/Q2A |
![]() |
54ACTQ32 - OR Gate, ACT Series, 4-Func, 2-Input, CMOS |
![]() |
||
54ACTQ32/VDA-R |
![]() |
54ACTQ32 - OR Gate, ACT Series, 4-Func, 2-Input, CMOS, - Dual marked (5962R8973601VDA) |
![]() |
||
54ACT161/VFA-R |
![]() |
54ACT161 - Binary Counter, ACT Series, Synchronous, Positive Edge Triggered - Dual marked (5962R9172201VFA) |
![]() |
||
54ACTQ02/Q2A |
![]() |
54ACTQ02 - NOR Gate, ACT Series, 4-Func, 2-Input, CMOS - Dual marked (5962-9218101M2A) |
![]() |
ACT 3 ACCELERATOR FPGAS Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
ACT 3 accelerator FPGAsContextual Info: é^C M l A d v a n c e d Inf or mati on m Accelerator Series FPGAs - ACT 3 PCI Compliant Family F e a tu re Set gate array equivalent gates. The PCI compliant ACT 3 devices are denoted with a “P” designator and are shown in the chart below. • Up to 10,000 Gate Array equivalent gates |
OCR Scan |
||
Contextual Info: Revision 3 Accelerator Series FPGAs – ACT 3 Family Features • Up to 10,000 Gate Array Equivalent Gates up to 25,000 equivalent PLD Gates • Highly Predictable Performance with 100% Automatic Placeand-Route • As Low as 9.0 ns Clock-to-Output Times (–1 Speed Grade) |
Original |
20-Pin 16-bit, | |
Actel
Abstract: CMOS OR Gates vq 44 quad flatpack 44 pin actel
|
Original |
A114100 MIL-STD-883 5172106AD-0/6 Actel CMOS OR Gates vq 44 quad flatpack 44 pin actel | |
Actel Accelerator fpgaContextual Info: J^ctel -m Accelerator Series FPGAs -ACT 3 Family • • • • • • • • • F e a tu re s • Up to 10,000 Gate Array Equivalent Gates up to 25,000 equivalent PLD Gates • Highly Predictable Performance with 100% Automatic |
OCR Scan |
A1415 20-pin A1415A A14V15A A1425A A14V25A A1440A A14V40A A1460A A14V60A Actel Accelerator fpga | |
RD212
Abstract: A1415 A1425 A1425A-3 A1440 A1460 actcl AH25A-3
|
OCR Scan |
20-pin A1415 A1425 A1440 A146o A14100 RD212 A1425A-3 A1460 actcl AH25A-3 | |
PG1005
Abstract: PG1335 PG207 PL84 PQ100 PQ160 PQ208 TQ176 VQ100 PG257
|
Original |
20-Pin PG1005 PG1335 PG207 PL84 PQ100 PQ160 PQ208 TQ176 VQ100 PG257 | |
Contextual Info: BACK Accelerator Series FPGAs – ACT 3 PCI-Compliant Family Features • Up to 10,000 Gate Array Equivalent Gates. • Up to 250 MHz On-Chip Performance. • 9.0 ns Clock-to-Output. • Up to 1,153 Dedicated Flip-Flops. • Up to 228 User-Programmable I/O Pins. |
Original |
20-Pin 16-Bit) | |
ACT 3 Accelerator
Abstract: ACT 3 accelerator FPGAs Actel Accelerator fpga datasheet DLM8 A1425A-3
|
Original |
A1460BP A14100BP ACT 3 Accelerator ACT 3 accelerator FPGAs Actel Accelerator fpga datasheet DLM8 A1425A-3 | |
rd8 f01 ad
Abstract: MOCK
|
OCR Scan |
20-Pin 16-Bit) 10Kresistorlo rd8 f01 ad MOCK | |
A1415
Abstract: A1425 A1425A-3 A1440 A1460 Actel Accelerator fpga A1460 actel
|
Original |
20-pin A1415 A1425 A1440 A1460 A14100 A14100 A1415 A1425 A1425A-3 A1440 A1460 Actel Accelerator fpga A1460 actel | |
A1425A-3Contextual Info: ACT3PCI.fm v6 Page 1 Tuesday, August 12, 1997 11:17 AM Accelerator Series FPGAs: ACT 3 PCI-Compliant Family F e atures • Up to 10,000 Gate Array Equivalent Gates. • Up to 250 MHz On-Chip Performance. • 9.0 ns Clock-to-Output. • Up to 1,153 Dedicated Flip-Flops. |
Original |
A1460B A1425A-3 | |
SiS 486 schematicContextual Info: Accelerator Series FPGAs - ACT 3 Family Features • Replaces up to twenty 32 macro-cell CPLDs • Up to 10,000 Gate Array Equivalent Gates up to 25,000 equivalent P L IJ Gates • Replaces up to one hundred 20-pin PAL Packages • Highly Predictable Performance with 100% Automatic |
OCR Scan |
20-Pin A14100 SiS 486 schematic | |
ACT 3 accelerator FPGAsContextual Info: ^ c te l Accelerator Series FPGAs: ACT 3 PCI-Compliant Family F e a tu re s • Up to 10,000 Gate Array Equivalent Gates. • Up to 250 MHz On-Chip Performance. Highly Predictable, Synthesis-Friendly Architecture Supports High-Level Design Methodologies. 100% Module Utilization with Automatic Place and Route |
OCR Scan |
A1460BP A14100BP A1460BP ACT 3 accelerator FPGAs | |
Contextual Info: BACK Accelerator Series FPGAs – ACT 3 Family Features • Replaces up to twenty 32 macro-cell CPLDs • Up to 10,000 Gate Array Equivalent Gates up to 25,000 equivalent PLD Gates • Replaces up to one hundred 20-pin PAL Packages • Up to 1153 Dedicated Flip-Flops |
Original |
20-pin A1415 A1425 A1440 257-Pin A14100 | |
|
|||
spw 068Contextual Info: Accelerator Series FPGAs - ACT 3 Family F e a tu re s • Replaces up to twenty 32 macro-cell CPLDs • Up to 10,000 Gate Array Equivalent Gates up to 25,000 equivalent PLD Gates • Replaces up to one hundred 20-pin PAL Packages • Highly Predictable Performance with 100% Automatic |
OCR Scan |
20-Pin 16-bit) A14100 spw 068 | |
Contextual Info: A c te l F P G A D a ta B o o k a n d D esi gn G ui de Order of Contents How to Use This Data Book. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . |
Original |
||
Contextual Info: Accelerator Series FPGAs - A C T 3 Family Features Replaces up to twenty 32 macro-cell CPLDs • Replaces up to one hundred 20-pin PAL Packages Up to 10,000 Gate Array Equivalent Gates u p to 25,000equivalent PLD Gates • Up to 1153 Dedicated Flip-Flops |
OCR Scan |
000equivalent A1415 A1440 A1460 A14100 | |
actel a1020b
Abstract: actel a1010b Actel Accelerator fpga 40MX 42MX A40MX02 A40MX04 A42MX09 A42MX16 A42MX24
|
Original |
||
A1280XL
Abstract: A32100DX A3265DX A40MX02 A40MX04 A42MX09 A42MX16 A42MX24 A42MX36 A1225XL
|
Original |
A40MX02 57page MIL-STD-883 A1280XL A32100DX A3265DX A40MX02 A40MX04 A42MX09 A42MX16 A42MX24 A42MX36 A1225XL | |
MICRON POWER RESISTOR MosContextual Info: 4 - A C T 3P C L fm v6 P a g e l Tuesday, August 12, 1997 11:17 AM Accelerator Series FPGAs: PCT 3 PQ-Gompliant Family £g"b£ t ta «1 fttlM IHs «5 • Up to 10,000 Gate Array Equi\alent Gates. FEghly Predictable, Synthesis-Friendly Architecture Supports FEgh-Level Design IVfethodologies. |
OCR Scan |
||
LAI805
Abstract: Actel Accelerator fpga vhdl 3*3 matrix
|
Original |
||
5 to 32 decoder using 3 to 8 decoder vhdl code
Abstract: vhdl code for huffman decoding vhdl code 16 bit processor XC6200 vhdl code for sr flipflop vhdl code for flip-flop vhdl code for multiplexer 8 to 1 using 2 to 1 vhdl code for multiplexer 4 to 1 using 2 to 1 vhdl code for multiplexer 16 to 1 using 4 to 1 XAPP085
|
Original |
XC6200 XC6216 XC6000DS XC6000DS 5 to 32 decoder using 3 to 8 decoder vhdl code vhdl code for huffman decoding vhdl code 16 bit processor XC6200 vhdl code for sr flipflop vhdl code for flip-flop vhdl code for multiplexer 8 to 1 using 2 to 1 vhdl code for multiplexer 4 to 1 using 2 to 1 vhdl code for multiplexer 16 to 1 using 4 to 1 XAPP085 | |
53c720
Abstract: Amersham SMT312 ibm edram weitek SMT311 SMT302 TMS320C40 TMS320C44 synapse
|
Original |
SMT319 50-MFLOPs 53c720 Amersham SMT312 ibm edram weitek SMT311 SMT302 TMS320C40 TMS320C44 synapse | |
A1415
Abstract: A1425 A1425A-3 A1440 A1460 Ai46 ami 0.6 micron ami equivalent gates AI460A
|
OCR Scan |
20-pin A1415 A1425 A1440 A1460 A14100 A1425A-3 Ai46 ami 0.6 micron ami equivalent gates AI460A |