SI533XX Search Results
SI533XX Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
CONN TRBLK 4
Abstract: C0402X7R100-104K HEADER_1X3
|
Original |
Si53301/4 Si53301/4-EVB Si533xx Si53301 Si53304 CONN TRBLK 4 C0402X7R100-104K HEADER_1X3 | |
si514
Abstract: SI510
|
Original |
AN765 si514 SI510 | |
what is slew rateContextual Info: AN766 U NDERSTANDING A N D O PTIMIZING C L O C K B UFFER ’ S A D D IT I V E J ITTER P E R F OR MA N C E 1. Introduction This application note details the various contributions to a clock distribution’s buffer’s additive phase noise performance and how to optimize performance without increasing costs. |
Original |
AN766 what is slew rate | |
si5332
Abstract: SMA103A qfn 3X3 land pattern 5310A
|
Original |
Si53322 16-QFN si5332 SMA103A qfn 3X3 land pattern 5310A | |
Si53308
Abstract: Si533x
|
Original |
Si53308 32-QFN Si533x | |
Contextual Info: Si53302 1 : 1 0 L OW J I T T E R U NIVERSAL B U FF E R /L EVEL T RANSLATOR WITH 2 : 1 I NPUT M UX Features Ordering Information: See page 29. Applications 34 37 35 36 38 39 40 41 The Si53302 is an ultra low jitter ten output differential buffer with pin-selectable |
Original |
Si53302 | |
Si53304Contextual Info: Si53304 1:6 L OW J I T T E R U NIVERSAL B U F F E R /L EVEL T RANSLATOR WITH 2 : 1 I NPUT M UX A N D I NDIVIDUAL OE Features 6 differential or 12 LVCMOS outputs Ultra-low additive jitter: 100 fs rms Wide frequency range: 1 to 725 MHz |
Original |
Si53304 32-QFN | |
Contextual Info: Si53304 1:6 L OW J I T T E R U NIVERSAL B U F F E R /L EVEL T RANSLATOR WITH 2 : 1 I NPUT M UX A N D I NDIVIDUAL OE Features 6 differential or 12 LVCMOS outputs Ultra-low additive jitter: 45 fs rms Wide frequency range: 1 to 725 MHz |
Original |
Si53304 | |
cross reference guide
Abstract: Silabs SI53302-B-GM
|
Original |
Si53302 44-QFN cross reference guide Silabs SI53302-B-GM | |
land pattern for TSsOP 16
Abstract: CDCLVC1108 Si53365 si5336
|
Original |
Si53365 CDCLVC1108 16-TSSOP land pattern for TSsOP 16 si5336 | |
Si53314
Abstract: in 5007
|
Original |
Si53314 32tial in 5007 | |
Si53311Contextual Info: S i 5 3 3 11 1:6 L O W J I T T E R U NIVERSAL B UFFER /L EVEL T RANSLATOR WITH 2 : 1 I NPUT M UX <1.25 GH Z Features Ordering Information: See page 25. Applications Q2 Q3 Q3 Q4 Q4 27 26 25 DIVA 1 24 DIVB SFOUTA[1] 2 23 SFOUTB[1] SFOUTA[0] 3 22 SFOUTB[0] |
Original |
32-QFN Si53311 | |
qfn 48 7x7 stencil
Abstract: SI53302-B-GM 53302-B-GM
|
Original |
Si53302 44-QFN qfn 48 7x7 stencil SI53302-B-GM 53302-B-GM | |
Contextual Info: Si53306 1 : 4 L O W - J ITTER U N I V E R S A L B U F F E R / L E V E L T R A N S L A T O R Features Independent VDD and VDDO : 1.8/2.5/3.3 V 1.2/1.5 V LVCMOS output support Selectable LVCMOS drive strength to tailor jitter and EMI performance Small size: 16-QFN 3 mm x 3 mm |
Original |
Si53306 16-QFN | |
|
|||
Si53340-B-GM
Abstract: si53340 SMA103A 5310A
|
Original |
Si53340 16-QFN Si53340-B-GM SMA103A 5310A | |
536FSContextual Info: Si53301 1:6 L OW J I T T E R U NIVERSAL B U F F E R /L EVEL T RANSLATOR WITH 2 : 1 I NPUT M UX Features Ordering Information: See page 28. Storage Telecom Industrial Servers Backplane clock distribution Q3 Q4 Q4 29 28 27 26 25 Functional Block Diagram |
Original |
Si53301 32-QFN 536FS | |
5310AContextual Info: Si53323 1:4 L O W - J I T T E R LV PECL C L O C K B U F F E R WI TH 2 : 1 I N P U T M UX Features 4 LVPECL outputs Ultra-low additive jitter: 45 fs rms Wide frequency range: dc to 1250 MHz 2:1 input mux Universal input stage accepts |
Original |
Si53323 16-QFN 5310A | |
Si53303Contextual Info: Si53303 D UAL 1:5 L OW J I T T E R B UFFER / L EVEL T RANSLATOR Features 10 differential or 20 LVCMOS outputs Ultra-low additive jitter: 100 fs rms Wide frequency range: 1 to 725 MHz Any-format input with pin selectable |
Original |
Si53303 44-QFN | |
qfn 32 land pattern
Abstract: Si53321 si5332 TOP MARK Q8
|
Original |
Si53321 32-QFN, 32-eLQFP MC100LVEP111, CDCLVP111, MAX9311, ICS853S111BI, ICS85310-1 qfn 32 land pattern si5332 TOP MARK Q8 | |
si5330Contextual Info: Si53301 1:6 L OW J I T T E R U NIVERSAL B U F F E R /L EVEL T RANSLATOR WITH 2 : 1 I NPUT M UX Features Ordering Information: See page 24. Applications Q0 Q3 Q3 Q4 Q4 25 1 24 DIVB 2 23 SFOUTB[1] 3 22 SFOUTB[0] 4 GND PAD 5 21 Q5 20 Q5 VDDOB 16 VREF CLK_SEL |
Original |
Si53301 32-QFN si5330 | |
Si53325
Abstract: si5332
|
Original |
Si53325 32-QFN, 32-eLQFP MC100LVEP210 si5332 | |
Si53305
Abstract: MO-220 7x7 0.4 pitch SI53305-B-GM
|
Original |
Si53305 44-QFN MO-220 7x7 0.4 pitch SI53305-B-GM | |
Si53320
Abstract: si5332
|
Original |
Si53320 20-TSSOP MC100LVEP14, SY100EP14U, MAX9310 si5332 | |
Contextual Info: Si53301 1:6 L OW J I T T E R U NIVERSAL B U F F E R /L EVEL T RANSLATOR WITH 2 : 1 I NPUT M UX Features Storage Telecom Industrial Servers Backplane clock distribution Q3 Q4 Q4 30 29 28 27 26 25 1 24 DIVB SFOUTA[1] 2 23 SFOUTB[1] SFOUTA[0] 3 Q0 |
Original |
Si53301 32-QFN |