SI53301 Search Results
SI53301 Datasheets (3)
Part | ECAD Model | Manufacturer | Description | Datasheet Type | PDF Size | Page count | |
---|---|---|---|---|---|---|---|
SI53301/4-EVB | Silicon Laboratories | Evaluation and Demonstration Boards and Kits, Programmers, Development Systems, BOARD EVAL CLOCK BUFFER SI53300 | Original | 10 | |||
SI53301-B-GM | Silicon Laboratories | Clock/Timing - Clock Buffers, Drivers, Integrated Circuits (ICs), IC CLK BUFFER 2:6 725MHZ 32QFN | Original | 34 | |||
SI53301-B-GMR | Silicon Laboratories | Clock/Timing - Clock Buffers, Drivers, Integrated Circuits (ICs), IC CLK BUFFER 2:6 725MHZ 32QFN | Original | 34 |
SI53301 Price and Stock
Skyworks Solutions Inc SI53301-B-GMRIC CLK BUFFER 1:6 725MHZ 32QFN |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SI53301-B-GMR | Digi-Reel | 6,984 | 1 |
|
Buy Now | |||||
![]() |
SI53301-B-GMR | 28,529 |
|
Buy Now | |||||||
![]() |
SI53301-B-GMR | 3,000 | 1,000 |
|
Buy Now | ||||||
![]() |
SI53301-B-GMR | 3,000 | 8 Weeks | 1,000 |
|
Buy Now | |||||
![]() |
SI53301-B-GMR | 87 | 2 |
|
Buy Now | ||||||
![]() |
SI53301-B-GMR | 69 |
|
Buy Now | |||||||
![]() |
SI53301-B-GMR | 1 |
|
Get Quote | |||||||
Skyworks Solutions Inc SI53301-B-GMIC CLK BUFFER 1:6 725MHZ 32QFN |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SI53301-B-GM | Tray | 818 | 1 |
|
Buy Now | |||||
![]() |
SI53301-B-GM | 2,134 |
|
Buy Now | |||||||
![]() |
SI53301-B-GM | 1,780 | 2 |
|
Buy Now | ||||||
![]() |
SI53301-B-GM | 1,780 | 8 Weeks | 1 |
|
Buy Now | |||||
![]() |
SI53301-B-GM | 290 | 1 |
|
Buy Now | ||||||
![]() |
SI53301-B-GM | 1 |
|
Buy Now | |||||||
![]() |
SI53301-B-GM | 5,500 |
|
Get Quote | |||||||
![]() |
SI53301-B-GM | 12,800 |
|
Buy Now | |||||||
Skyworks Solutions Inc SI53301-4-EVBEVAL BOARD FOR SI53300 |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SI53301-4-EVB | Box | 2 | 1 |
|
Buy Now | |||||
Skyworks Solutions Inc SI53301-B0002-GMIC CLK BUFFER 2:6 725MHZ 32QFN |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SI53301-B0002-GM | Tray | 490 |
|
Buy Now | ||||||
![]() |
SI53301-B0002-GM |
|
Get Quote | ||||||||
![]() |
SI53301-B0002-GM | 1 |
|
Get Quote | |||||||
Skyworks Solutions Inc SI53301-B00007-GMIC CLOCK BUFFER QFN |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SI53301-B00007-GM | Tray |
|
Buy Now |
SI53301 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
CONN TRBLK 4
Abstract: C0402X7R100-104K HEADER_1X3
|
Original |
Si53301/4 Si53301/4-EVB Si533xx Si53301 Si53304 CONN TRBLK 4 C0402X7R100-104K HEADER_1X3 | |
536FSContextual Info: Si53301 1:6 L OW J I T T E R U NIVERSAL B U F F E R /L EVEL T RANSLATOR WITH 2 : 1 I NPUT M UX Features Ordering Information: See page 28. Storage Telecom Industrial Servers Backplane clock distribution Q3 Q4 Q4 29 28 27 26 25 Functional Block Diagram |
Original |
Si53301 32-QFN 536FS | |
si5330Contextual Info: Si53301 1:6 L OW J I T T E R U NIVERSAL B U F F E R /L EVEL T RANSLATOR WITH 2 : 1 I NPUT M UX Features Ordering Information: See page 24. Applications Q0 Q3 Q3 Q4 Q4 25 1 24 DIVB 2 23 SFOUTB[1] 3 22 SFOUTB[0] 4 GND PAD 5 21 Q5 20 Q5 VDDOB 16 VREF CLK_SEL |
Original |
Si53301 32-QFN si5330 | |
Contextual Info: Si53301 1:6 L OW J I T T E R U NIVERSAL B U F F E R /L EVEL T RANSLATOR WITH 2 : 1 I NPUT M UX Features Storage Telecom Industrial Servers Backplane clock distribution Q3 Q4 Q4 30 29 28 27 26 25 1 24 DIVB SFOUTA[1] 2 23 SFOUTB[1] SFOUTA[0] 3 Q0 |
Original |
Si53301 32-QFN | |
si514
Abstract: SI510
|
Original |
AN765 si514 SI510 | |
what is slew rateContextual Info: AN766 U NDERSTANDING A N D O PTIMIZING C L O C K B UFFER ’ S A D D IT I V E J ITTER P E R F OR MA N C E 1. Introduction This application note details the various contributions to a clock distribution’s buffer’s additive phase noise performance and how to optimize performance without increasing costs. |
Original |
AN766 what is slew rate | |
si5332
Abstract: SMA103A qfn 3X3 land pattern 5310A
|
Original |
Si53322 16-QFN si5332 SMA103A qfn 3X3 land pattern 5310A | |
Si53308
Abstract: Si533x
|
Original |
Si53308 32-QFN Si533x | |
Contextual Info: Si53302 1 : 1 0 L OW J I T T E R U NIVERSAL B U FF E R /L EVEL T RANSLATOR WITH 2 : 1 I NPUT M UX Features Ordering Information: See page 29. Applications 34 37 35 36 38 39 40 41 The Si53302 is an ultra low jitter ten output differential buffer with pin-selectable |
Original |
Si53302 | |
Si53307-B-GMContextual Info: S i533 0 7 2:2 L O W J I T T E R U N I V E R S A L B U F F E R/L E V E L T R A N S L A T O R Features 2 differential or 4 LVCMOS outputs Ultra-low additive jitter: 45 fs rms Wide frequency range: 1 to 725 MHz Any-format input with pin selectable |
Original |
16-QFN Si53307-B-GM | |
Contextual Info: Si53304 1:6 L OW J I T T E R U NIVERSAL B U F F E R /L EVEL T RANSLATOR WITH 2 : 1 I NPUT M UX A N D I NDIVIDUAL OE Features 6 differential or 12 LVCMOS outputs Ultra-low additive jitter: 45 fs rms Wide frequency range: 1 to 725 MHz |
Original |
Si53304 | |
cross reference guide
Abstract: Silabs SI53302-B-GM
|
Original |
Si53302 44-QFN cross reference guide Silabs SI53302-B-GM | |
Contextual Info: Si53306 1 : 4 L O W - J ITTER U N I V E R S A L B U F F E R / L E V E L T R A N S L A T O R Features Independent VDD and VDDO : 1.8/2.5/3.3 V 1.2/1.5 V LVCMOS output support Selectable LVCMOS drive strength to tailor jitter and EMI performance Small size: 16-QFN 3 mm x 3 mm |
Original |
Si53306 16-QFN | |
Contextual Info: AN775 Si5328: S Y N C H R ON OU S E THERNET * C OMPLIANCE TEST R EPORT 1. Introduction Synchronous Ethernet SyncE is a key solution used to distribute Stratum 1 traceable frequency synchronization over packet networks, which will ultimately drive the interoperability of carrier Ethernet and legacy networks. Silicon |
Original |
AN775 Si5328: Si5328 Si5328â 8262/Y | |
|
|||
Si53340-B-GM
Abstract: si53340 SMA103A 5310A
|
Original |
Si53340 16-QFN Si53340-B-GM SMA103A 5310A | |
5310AContextual Info: Si53323 1:4 L O W - J I T T E R LV PECL C L O C K B U F F E R WI TH 2 : 1 I N P U T M UX Features 4 LVPECL outputs Ultra-low additive jitter: 45 fs rms Wide frequency range: dc to 1250 MHz 2:1 input mux Universal input stage accepts |
Original |
Si53323 16-QFN 5310A | |
Si53306
Abstract: Si53306-B-GM 5310A
|
Original |
Si53306 16-QFN Si53306-B-GM 5310A | |
Contextual Info: AN739 E STIMATING C LOCK T REE J I T T E R 1. Introduction High speed, high performance timing applications often require a combination of XO/VCXOs, clock generators, clock buffers and jitter cleaning clocks to satisfy system timing requirements. Each component in the clock tree |
Original |
AN739 | |
SI510Contextual Info: Timing Selector Guide SPRING 2014 HIGH PERFORMANCE CUSTOMIZABLE FREQUENCY FLEXIBILITY 2-WEEK LEAD TIME 2 / C L O C K A N D O S C I L L AT O R S E L E C T O R Timing Solutions Comprehensive — complete portfolio of oscillators, clock generators, clock buffers and jitter attenuators |
Original |