74LS112 J-K FLIP FLOP CLOCK INPUTS Search Results
74LS112 J-K FLIP FLOP CLOCK INPUTS Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
MHM411-21 | Murata Manufacturing Co Ltd | Ionizer Module, 100-120VAC-input, Negative Ion | |||
TB67S589FNG |
![]() |
Stepping Motor Driver / Bipolar Type / Vout(V)=50 / Iout(A)=3.0 / CLK input type / HTSSOP28 | Datasheet | ||
TB67S589FTG |
![]() |
Stepping Motor Driver / Bipolar Type / Vout(V)=50 / Iout(A)=3.0 / CLK input type / VQFN32 | Datasheet | ||
TB67S569FTG |
![]() |
Stepping Motor Driver / Bipolar Type / Vout(V)=40 / Iout(A)=2.0 / CLK input type / VQFN32 | Datasheet | ||
TC4013BP |
![]() |
CMOS Logic IC, D-Type Flip-Flop, DIP14 | Datasheet |
74LS112 J-K FLIP FLOP CLOCK INPUTS Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
74ls112 pin configuration
Abstract: 74ls112 function table 74LS112 74S112
|
OCR Scan |
74LS112, 1N916, 1N3064, 500ns 500ns 74ls112 pin configuration 74ls112 function table 74LS112 74S112 | |
74LS412
Abstract: 74LS41 74ls112n 74LS112D 74ls112 pin configuration 74LS112
|
OCR Scan |
74LS112, 500ns 500ns 74LS412 74LS41 74ls112n 74LS112D 74ls112 pin configuration 74LS112 | |
74ls112 pin diagram
Abstract: 74LS112 74ls112 pin configuration 74ls112 function table 74ls112 waveform 74LS 74S112 N74LS112D N74LS112N N74S112D
|
OCR Scan |
74LS112, 1N916, 1N3064, 500ns 74ls112 pin diagram 74LS112 74ls112 pin configuration 74ls112 function table 74ls112 waveform 74LS 74S112 N74LS112D N74LS112N N74S112D | |
Contextual Info: GD54/74LS112 DUAL J-K NEGATIVE EDGE-TRIGGERED FLIP FLOPS WITH SET AND RESET Features Pin C o n fig u ra tio n • Negative edge-triggering • Diode clamped inputs • Independent input/output terminals for each flip-flop. • Direct set and reset inputs • Q and Q outputs |
OCR Scan |
GD54/74LS112 | |
Contextual Info: LS TTL DN74LS Series D N 7 4 LS1 1 2 DN74LS112 i0 7 ^ IS ¡ ¡ ^ Dual J-K Negative Edge-Triggered Flip-Flops with Set and Reset H Description P -2 DN 74LS112 contains two negative-edge triggered J-K flipflop circuits, each w ith independent clock-CP, J, K, and |
OCR Scan |
DN74LS DN74LS112 74LS112 | |
74ls112 function table
Abstract: ph c5V diode 74LS112 J-K flip flop clock inputs
|
OCR Scan |
TC74HC112P/F TC74HC112P/F TC74HC112 58MHz 74ls112 function table ph c5V diode 74LS112 J-K flip flop clock inputs | |
74ls112 pin diagramContextual Info: TOSHIBA LOG IC/MEMOR Y IME 0 I ^0 1 724 0 0 0 1 0 0 3 0 o| — TC74HC112P/F TC 74HC112P/F DUAL J-K FLIP FLOP WITH PRESET AND CLEAR The TC74HC112 is a high speed CMOS DUAL J-K FLIP FLOP fabricated with silicon gate C2M0S technology. It achieves the high speed operation similar to equivalent LSTTL while maintaining |
OCR Scan |
TC74HC112P/F 74HC112P/F TC74HC112 TC74H C112P/F 74ls112 pin diagram | |
74HC112 pin diagram
Abstract: 74ls112 function table 74HC112
|
OCR Scan |
M54HC112 M74HC112 M74HC112 54/74LS112 M54/74HC112 M54/74HC112 74HC112 pin diagram 74ls112 function table 74HC112 | |
74HC112
Abstract: 74LS112 JK EDGE TRIGGERED FLIP FLOP
|
OCR Scan |
M54HC112 M74HC112 54/74LS112 M54/74HC112 74HC112 74LS112 JK EDGE TRIGGERED FLIP FLOP | |
74hc112Contextual Info: M54HC112 M74HC112 SCSTHOMSON m DUAL J-K FLIP FLOP WITH PRESET AND CLEAR a HIGH SPEED fMAX = 59 MHz Typ. at VCC= 5V LOW POWER DISSIPATION lCC = 2 (iA at Ta = 25°C • HIGH NOISE IMMUNITY VNIH = VNIL= 28% Vcc (MIN.) ■ OUTPUT DRIVE CAPABILITY 10 LSTTL LOADS |
OCR Scan |
M54HC112 M74HC112 54/74LS112 M54/74HC112 M54HC112/M74HCis M54/74HC112 74hc112 | |
Contextual Info: / = T ^ 7# M 5 4 H C 1 12 M 7 4 H C 1 12 S G S -T H O M S O N ü M tM U liO T O K S DUAL J-K FLIP FLOP WITH PRESET AND CLEAR • HIGH SPEED fMAX = 67 MHz TYP. AT Vcc = 5 V ■ LOW POWER DISSIPATION Ice = 2 |aA AT T a = 25 "C ■ HIGH NOISE IMMUNITY Vnih = Vnil = 28 % Vcc (MIN.) |
OCR Scan |
54/74LS112 M54HC112F1R M74HC112B1R M54/74H M54/M74HC112 | |
74HC112 pin diagram
Abstract: 74hc112 IC 74HC112 74ls112 waveform 74HC74 54HC 74HC M54HC112 M54HC112F1 M74HC112
|
OCR Scan |
M54HC112 M74HC112 54/74LS112 M54/74HC112 M54HC112/M74HC112 M54/74HC112 K50V- 74HC112 pin diagram 74hc112 IC 74HC112 74ls112 waveform 74HC74 54HC 74HC M54HC112F1 M74HC112 | |
Contextual Info: SbE D • 7 * ^ 2 3 7 OGB'îflm 2S7 ■ S G T H S G S -T H O M S O N M 5 4 H C Ï 12 LiOT KDD i M 7 4 H C 1 12 6 S-THOMSON ’T-HÙ-ÔT-OT DUAL J-K FLIP FLOP WITH PRESET AND CLEAR ■ HIGH SPEED fMAX = 59 MHz (Typ. at VCC= 5V LOW POWER DISSIPATION Ice = 2 jiA at TA = 25°C |
OCR Scan |
280/o 54/74LS112 74HC112 S-10216 | |
IC 74HC112
Abstract: JK flip flop IC diagram 74LS112 JK EDGE TRIGGERED FLIP FLOP 74ls112 pin diagram 74ls112 function table 74HC112 Toggle flip flop IC M54HC112 M54HC112F1R M74HC112
|
Original |
M54HC112 M74HC112 54/74LS112 M54HC112F1R M74HC112M1R M74HC112B1R M74HC112C1R M54/74HC112 IC 74HC112 JK flip flop IC diagram 74LS112 JK EDGE TRIGGERED FLIP FLOP 74ls112 pin diagram 74ls112 function table 74HC112 Toggle flip flop IC M54HC112 M54HC112F1R M74HC112 | |
|
|||
74LS112Contextual Info: TC74HC112AP/AF/AFN TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic TC74HC112AP,TC74HC112AF,TC74HC112AFN Dual J-K Flip Flop with Preset and Clear The TC74HC112A is a high speed CMOS DUAL J-K FLIP FLOP fabricated with silicon gate C2MOS technology. |
Original |
TC74HC112AP/AF/AFN TC74HC112AP TC74HC112AF TC74HC112AFN TC74HC112A 74LS112 | |
Contextual Info: TC74HC112AP/AF/AFN TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic TC74HC112AP,TC74HC112AF,TC74HC112AFN Dual J-K Flip Flop with Preset and Clear The TC74HC112A is a high speed CMOS DUAL J-K FLIP FLOP fabricated with silicon gate C2MOS technology. |
Original |
TC74HC112AP/AF/AFN TC74HC112AP TC74HC112AF TC74HC112AFN TC74HC112A | |
Contextual Info: TC74HC112AP/AF/AFN TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic TC74HC112AP,TC74HC112AF,TC74HC112AFN Dual J-K Flip Flop with Preset and Clear The TC74HC112A is a high speed CMOS DUAL J-K FLIP FLOP fabricated with silicon gate C2MOS technology. |
Original |
TC74HC112AP/AF/AFN TC74HC112AP TC74HC112AF TC74HC112AFN TC74HC112A | |
74LS112DContextual Info: r r 7 ^ 7 # S G S -T H O M S O N M 5 4 h c 112 G M W i « ! » « ! 7 4 H C 1 1 2 DUAL J-K FLIP FLOP WITH PRESET AND CLEAR • HIG HSPEED f m ax = 67 MHz TYP. AT Vcc = 5 V ■ LOW POWER DISSIPATION Ice = 2 jiA AT Ta = 25 °C ■ HIGH NOISE IMMUNITY V nih = V n il = 28 % V c c (MIN.) |
OCR Scan |
54/74LS112 112F1R 112B1R M54/74HC112 74LS112D | |
Contextual Info: TC74HC112AFN TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic TC74HC112AFN Dual J-K Flip Flop with Preset and Clear The TC74HC112A is a high speed CMOS DUAL J-K FLIP FLOP fabricated with silicon gate C2MOS technology. It achieves the high speed operation similar to equivalent |
Original |
TC74HC112AFN TC74HC112A | |
Contextual Info: TC74HC112AP/AF TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic TC74HC112AP,TC74HC112AF Dual J-K Flip Flop with Preset and Clear The TC74HC112A is a high speed CMOS DUAL J-K FLIP FLOP fabricated with silicon gate C2MOS technology. It achieves the high speed operation similar to equivalent |
Original |
TC74HC112AP/AF TC74HC112AP TC74HC112AF TC74HC112A TC74HC112AP TC74mitation, | |
Contextual Info: TC74HC112AP/AF TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic TC74HC112AP,TC74HC112AF Dual J-K Flip Flop with Preset and Clear The TC74HC112A is a high speed CMOS DUAL J-K FLIP FLOP fabricated with silicon gate C2MOS technology. It achieves the high speed operation similar to equivalent |
Original |
TC74HC112AP/AF TC74HC112AP TC74HC112AF TC74HC112A TC74HC112AP | |
74LS112Contextual Info: TOSHIBA TC74HC112AP/AF/AFN TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC TC74HC112AP, TC74HC112AF, TC74HC112AFN DUAL J - K FLIP-FLO P WITH PRESET AND CLEAR The TC74HC112A is a high speed CMOS DUAL J -K FLIP FLOP fabricated with silicon gate C2MOS technology. |
OCR Scan |
TC74HC112AP/AF/AFN TC74HC112AP, TC74HC112AF, TC74HC112AFN TC74HC112A 16PIN DIP16-P-300-2 16PIN 200mil 74LS112 | |
74LS112 DATASHEET
Abstract: 74LS112 TC74HC112AF TC74HC112AFN TC74HC112AP
|
Original |
TC74HC112AP/AF/AFN TC74HC112AP TC74HC112AF TC74HC112AFN TC74HC112A 74LS112 DATASHEET 74LS112 TC74HC112AFN | |
74ls112 function tableContextual Info: TOSHIBA TC74HC112AP/AF/AFN TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC TC74HC112AP, TC74HC112AF, TC74HC112AFN Note The JEDEC SOP (FN) is not available in DUAL J - K FLIP-FLOP WITH PRESET AND CLEAR Japan The TC74HC112A is a high speed CMOS DUAL J - K FLIP |
OCR Scan |
TC74HC112AP/AF/AFN TC74HC112AP, TC74HC112AF, TC74HC112AFN TC74HC112A 16PIN DIP16-P-300-2 16PIN 200mil 74ls112 function table |