5SGXA3 Search Results
5SGXA3 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: Pin Information for the Stratix V 5SGXA3 Device Version 1.2 Note 1 Bank Number GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 GXB_L1 |
Original |
||
EP4CE15
Abstract: EP4CE22 EP2AGX190 interlaken EP4CGX150 EP4CGX30 EP3SE50 EP4CE30 HC210 EP1C12
|
Original |
RN-01057 EP4CE15 EP4CE22 EP2AGX190 interlaken EP4CGX150 EP4CGX30 EP3SE50 EP4CE30 HC210 EP1C12 | |
lpddr2
Abstract: lpddr2 datasheet lpddr2 phy lpddr2 DQ calibration Datasheet LPDDR2 SDRAM DDR3L "Stratix IV" Package layout footprint HSUL-12 lpddr2 tutorial Verilog code of 1-bit full subtractor
|
Original |
2010Altera lpddr2 lpddr2 datasheet lpddr2 phy lpddr2 DQ calibration Datasheet LPDDR2 SDRAM DDR3L "Stratix IV" Package layout footprint HSUL-12 lpddr2 tutorial Verilog code of 1-bit full subtractor | |
interlaken
Abstract: active noise cancellation for FPGA CRC-32 8b/10b scrambler remote control transmitter and receiver circuit KF35 KF40
|
Original |
SV52002-1 interlaken active noise cancellation for FPGA CRC-32 8b/10b scrambler remote control transmitter and receiver circuit KF35 KF40 | |
Contextual Info: FPGA Configurator FC512 Interconnect Systems, Inc. www.isipkg.com DATA SHEET FEATURES DESCRIPTION • Ultra-Compact Configuration Solution 512Mbit Flash + Controller Supports up to 32-bit wide Fast Passive Parallel FPP configuration bus The FC512 is a single device configuration solution that |
Original |
FC512 512Mbit 32-bit FC512 512Mbits 216-ball, 100ms 13x13mm 216-ball | |
pcie gen 2 payload
Abstract: asi paralell
|
Original |
||
interlaken
Abstract: CRC-32 LFSR NF45
|
Original |
||
KF35-F1152
Abstract: 5SGX receiver altLVDS vhdl code scrambler epcq "switch power supply" handbook CD 76 13 CP
|
Original |
||
Contextual Info: 6. High-Speed Differential I/O Interfaces and DPA in Stratix V Devices December 2010 SV51007-1.1 SV51007-1.1 This chapter describes the significant advantages of the high-speed differential I/O interfaces and the dynamic phase aligner DPA over single-ended I/Os and their |
Original |
SV51007-1 | |
EP4CE6 package
Abstract: EP4CE40 Altera EP4CE6 EP4CE55 5M240Z 5M1270Z QFN148 5m570z 5M40 5M80
|
Original |
DS-PKG-16 EP4CE6 package EP4CE40 Altera EP4CE6 EP4CE55 5M240Z 5M1270Z QFN148 5m570z 5M40 5M80 | |
Contextual Info: Stratix V Device Overview 2014.04.08 SV51001 Subscribe Send Feedback Many of the Stratix V devices and features are enabled in the Quartus® II software version 13.0. The remaining devices and features will be enabled in future versions of the Quartus II software. |
Original |
SV51001 28-nm 40Glaken | |
Contextual Info: 1 Transceiver Architecture in Stratix V Devices 2013.05.06 SV52002 Subscribe Feedback For a complete understanding of Stratix V transceivers, first review the transceiver architecture chapter, then refer to the subsequent chapters in this volume. You can implement Stratix V transceivers using Altera's transceiver intellectual property IP which are part |
Original |
SV52002 | |
5AGX
Abstract: lpddr2 tutorial EP4CE22F17 solomon 16 pin lcd display 16x2 Altera MAX V CPLD DE2-70 vhdl code for dvb-t 2 fpga based 16 QAM Transmitter for wimax application with quartus altera de2 board sd card AL460A-7-PBF
|
Original |
SG-PRDCT-11 5AGX lpddr2 tutorial EP4CE22F17 solomon 16 pin lcd display 16x2 Altera MAX V CPLD DE2-70 vhdl code for dvb-t 2 fpga based 16 QAM Transmitter for wimax application with quartus altera de2 board sd card AL460A-7-PBF | |
error detection codes
Abstract: M20K "Error Detection" error detection 5SGX
|
Original |
SV51011-1 error detection codes M20K "Error Detection" error detection 5SGX | |
|
|||
B456 F 15
Abstract: b456 transistor c789 M20K dual port ram simple block diagram for digital clock A123 C789
|
Original |
SV51003-1 640-bit 20-Kbit B456 F 15 b456 transistor c789 M20K dual port ram simple block diagram for digital clock A123 C789 | |
long range transmitter receiver circuit diagram
Abstract: gearbox rev 5SGX CRC-32 LFSR 8b/10b scrambler Chapter 3 Synchronization long range transmitter receiver circuit remote control transmitter and receiver circuit CRC-32 interlaken protocol
|
Original |
2010Altera long range transmitter receiver circuit diagram gearbox rev 5SGX CRC-32 LFSR 8b/10b scrambler Chapter 3 Synchronization long range transmitter receiver circuit remote control transmitter and receiver circuit CRC-32 interlaken protocol | |
hf1932
Abstract: HSUL-12 DDR3U DIODE CQ 618 lvds cable 20 pins rf1517 UniPHY lpddr2 SSTL-135
|
Original |
||
pcie gen3
Abstract: 28gbps
|
Original |
||
RF40-F1517
Abstract: SV53001-2 HF35-F1152 5SGX
|
Original |
||
HF35-F1152
Abstract: KF40-F1517 5sgxa3 eye-q 400 NF40-F1517 interlaken gf35 NF45 KF35-F1152
|
Original |
SV51001-1 28-nm HF35-F1152 KF40-F1517 5sgxa3 eye-q 400 NF40-F1517 interlaken gf35 NF45 KF35-F1152 | |
SV53001-2
Abstract: KF35-F1152 QSFP 40G transceiver RF40-F1517 KF40-F1517 10G SFP HF35-F1152 H40-H1517 5SGXB9
|
Original |
||
UniPHY
Abstract: 1932-pin SV1008-1
|
Original |
SV1008-1 UniPHY 1932-pin | |
5SGX
Abstract: SV51012-1 jtag receiver Stratix V
|
Original |
SV51012-1 5SGX jtag receiver Stratix V | |
lpddr2 datasheet
Abstract: lpddr2 QSFP optical active cable D-type Connector 25 Pin UniPHY lpddr2 CCPD 33 CB 100MHz lpddr2 spec tsmc 28nm standard io library lpddr2 phy lpddr2 DQ calibration
|
Original |
2010Altera lpddr2 datasheet lpddr2 QSFP optical active cable D-type Connector 25 Pin UniPHY lpddr2 CCPD 33 CB 100MHz lpddr2 spec tsmc 28nm standard io library lpddr2 phy lpddr2 DQ calibration |