TN1098 Search Results
TN1098 Datasheets Context Search
| Catalog Datasheet | Type | Document Tags | |
|---|---|---|---|
| TN1131
Abstract: 0700P 
 | Original | TN1098 LFSC3GA25S TN1131 0700P | |
| vhdl code for phase frequency detector
Abstract: TN1131 VERILOG Digitally Controlled Oscillator 
 | Original | TN1098 LFSC3GA25S vhdl code for phase frequency detector TN1131 VERILOG Digitally Controlled Oscillator | |
| pt45Contextual Info: LatticeSC Family Data Sheet DS1004 Version 01.2, June 2006 LatticeSC Family Data Sheet Introduction June 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks | Original | DS1004 DS1004 700MHz 600Mbps 125Gbps) 110mW VCC12. LFSC25 900-Ball pt45 | |
| Contextual Info: LatticeSC/M Family Data Sheet DS1004 Version 02.1, June 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os • 700MHz global clock; 1GHz edge clocks | Original | DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW | |
| Contextual Info: LatticeSC Family Data Sheet Version 01.1, April 2006 LatticeSC Family Data Sheet Introduction April 2006 Preliminary Data Sheet Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks | Original | 700MHz 622Mbps 125Gbps) 100mW TN1101) | |
| Contextual Info: LatticeSC Family Data Sheet DS1004 Version 01.4b, February 2007 LatticeSC Family Data Sheet Introduction November 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os | Original | DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW SC115 | |
| Contextual Info: LatticeSC/M Family Data Sheet DS1004 Version 01.6, August 2007 LatticeSC/M Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os | Original | DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW | |
| 2-bit comparator
Abstract: LFSC3GA15E-5F900I PR77A PR55D pr94a diode transistor pt36c pt36C PB110C pb127d PB138 
 | Original | DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW 2-bit comparator LFSC3GA15E-5F900I PR77A PR55D pr94a diode transistor pt36c pt36C PB110C pb127d PB138 | |
| Contextual Info: LatticeSC Family Data Sheet DS1004 Version 01.5, March 2007 LatticeSC Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks | Original | DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW LFSC25 FF1020 LFSC80 | |
| PB68C
Abstract: LFSCM3GA40EP1 
 | Original | DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW LVPECL33 SC115 PB68C LFSCM3GA40EP1 | |
| Contextual Info: PCI Express 2.0 x1, x4 Endpoint IP Core User’s Guide December 2013 IPUG75_02.1 Table of Contents Chapter 1. Introduction . 6 Quick Facts . 7 | Original | IPUG75 | |
| LVCMOS25
Abstract: LVCMOS33 PCI33 VHDL for implementing SDR on FPGA 
 | Original | TN1088 LVPECL33 LVCMOS25 LVCMOS33 PCI33 VHDL for implementing SDR on FPGA | |
| SC15
Abstract: SC25 DDR2 sdram pcb layout guidelines micron DDR2 pcb layout FC1152 DDR DIMM pinout micron 
 | Original | ipug46 SC15 SC25 DDR2 sdram pcb layout guidelines micron DDR2 pcb layout FC1152 DDR DIMM pinout micron | |
| Contextual Info: LatticeSC Family Data Sheet DS1004 Version 01.3, August 2006 LatticeSC Family Data Sheet Introduction August 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os | Original | DS1004 DS1004 700MHz 600Mbps 125Gbps) 110mW | |
|  | |||
| Contextual Info: LatticeSC/M Family Data Sheet DS1004 Version 01.9, January 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os | Original | DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW | |
| SODIMM ddr2
Abstract: DDR2 SODIMM sdram pcb layout guide DDR2 sdram pcb layout guidelines SC25 SSTL-18 samsung K4 ddr micron DDR2 pcb layout DDR2 sodimm pcb layout ddr2 pinouts 
 | Original | TN1099 1-800-LATTICE SODIMM ddr2 DDR2 SODIMM sdram pcb layout guide DDR2 sdram pcb layout guidelines SC25 SSTL-18 samsung K4 ddr micron DDR2 pcb layout DDR2 sodimm pcb layout ddr2 pinouts | |
| Contextual Info: LatticeSC/M Family Data Sheet DS1004 Version 02.0, March 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os | Original | DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW | |
| PB110C
Abstract: PB124A pt36C SCM15 BA5 904 AF P PL80B PR55D pr94a diode transistor pt36c transistor pt42c 
 | Original | DS1004 DS1004 500MHz 700MHz 600Mbps 125Gbps) 1A-10 1152-ball 1704-ball PB110C PB124A pt36C SCM15 BA5 904 AF P PL80B PR55D pr94a diode transistor pt36c transistor pt42c | |
| An8077
Abstract: LFE3-70E-7FN672C LFSC3GA25E d2009 LFE3-17 LFE2M-20E6F484C RTL code tsmac 89 8937 000 LFE3-70 ECP3 versa layout 
 | Original | IPUG75 An8077 LFE3-70E-7FN672C LFSC3GA25E d2009 LFE3-17 LFE2M-20E6F484C RTL code tsmac 89 8937 000 LFE3-70 ECP3 versa layout | |
| PB97A
Abstract: PR45C pr77a 
 | Original | DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW 1A-10 1152-ball 1704-ball PB97A PR45C pr77a | |
| PB80D
Abstract: PR87A PR98A PR96A PB110C pr94a diode pt36C pr77a transistor pt36c transistor pt42c 
 | Original | DS1004 DS1004 500MHz 700MHz 600Mbps 125Gbps) 1A-10 1152-ball 1704-ball PB80D PR87A PR98A PR96A PB110C pr94a diode pt36C pr77a transistor pt36c transistor pt42c | |
| Contextual Info: LatticeSC Family Data Sheet DS1004 Version 01.5, March 2007 LatticeSC Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks | Original | DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW LFSC25 FF1020 LFSC80 | |
| Contextual Info: LatticeSC Family Data Sheet Version 01.0, February 2006 LatticeSC Family Data Sheet Introduction February 2006 Preliminary Data Sheet Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks | Original | 700MHz 622Mbps 125Gbps) 100mW TN1101) | |
| Contextual Info: LatticeSC Family Data Sheet DS1004 Version 01.5, March 2007 LatticeSC Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks | Original | DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW LFSC25 FF1020 LFSC80 | |