Part Number
    Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    LATTICE TOP MARKING Search Results

    LATTICE TOP MARKING Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    MG80C186-10/BZA
    Rochester Electronics LLC 80C186 - Microprocessor, 16-Bit -Dual marked (5962-8850101ZA) PDF Buy
    ICM7555MTV/883
    Rochester Electronics LLC ICM7555MTV/883 - Dual marked (5962-8950303GA) PDF Buy
    MQ80C186-10/BYA
    Rochester Electronics LLC 80C186 - Microprocessor, 16-Bit -Dual marked (5962-8850101YA) PDF Buy
    54121/BCA
    Rochester Electronics LLC 54121 - Multivibrator, Monostable - Dual marked (M38510/01201BCA) PDF Buy
    54F191/QEA
    Rochester Electronics LLC 54F191/QEA - Dual marked (5962-9058201EA) PDF Buy

    LATTICE TOP MARKING Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    14.5M 1982

    Abstract: AC12 MO-220 MO-275 ANSI Y14.5 FCBGA304 fcbga-304 ansi-y14.5m-1982 LAttice bottom marking SCM40
    Contextual Info: Package Diagrams November 2010 Data Sheet 20-Pin 300-Mil CERDIP Package Dimensions in Inches (DATUM A) B 1 N/2 4 E E1 N E3 e/2 E DETAIL A D A 4 BASE PLANE (DATUM B) A2 A1 A C SEATING PLANE e b2 Z b .010 M L E2 C A B b1 (c) 4X WITH LEAD FINISH c1 BASE METAL


    Original
    20-Pin 300-Mil) 1020-ball 1152-ball 1704-ball 492-Ball 208-ball 25-ball 332-ball 100-pin 14.5M 1982 AC12 MO-220 MO-275 ANSI Y14.5 FCBGA304 fcbga-304 ansi-y14.5m-1982 LAttice bottom marking SCM40 PDF

    LCMXO2-1200HC-4TG100C

    Abstract: LCMXO2-256HC-4TG100I LCMXO2-1200 tn1200 lcmxo2 LCMXO2-1200HC-4TG100 LCMXO2-2000 LCMXO2-7000 MachXO2-1200 LCMXO2-4000HC
    Contextual Info: MachXO2 Family Handbook HB1010 Version 01.0, November 2010 MachXO2 Family Handbook Table of Contents November 2010 Section I. MachXO2 Family Data Sheet Introduction Features . 1-1


    Original
    HB1010 LCMXO2-1200HC-4TG100C LCMXO2-256HC-4TG100I LCMXO2-1200 tn1200 lcmxo2 LCMXO2-1200HC-4TG100 LCMXO2-2000 LCMXO2-7000 MachXO2-1200 LCMXO2-4000HC PDF

    LFE3-17EA

    Abstract: DS1021 ECP3-35 ECP3-95 LFE3-17EA-7FN484C lfe370e6fn672i LFE3-70EA8FN672 lfe3-70e 4420 ba LFE3-70EA-7FN484C
    Contextual Info: LatticeECP3 Family Data Sheet Preliminary DS1021 Version 01.6, March 2010 LatticeECP3 Family Data Sheet Introduction November 2009 Preliminary Data Sheet DS1021 Features • Dedicated read/write levelling functionality • Dedicated gearing logic • Source synchronous standards support


    Original
    DS1021 DS1021 8b10b, 10-bit LFE3-150EA LatticeECP3-70EA LatticeECP395EA LatticeECP3-95EA LFE3-17EA ECP3-35 ECP3-95 LFE3-17EA-7FN484C lfe370e6fn672i LFE3-70EA8FN672 lfe3-70e 4420 ba LFE3-70EA-7FN484C PDF

    LCMXO2-256 pinout

    Contextual Info: MachXO2 Family Data Sheet Preliminary DS1035 Version 01.2, April 2011 MachXO2 Family Data Sheet Introduction April 2011 Features Preliminary Data Sheet DS1035  Flexible On-Chip Clocking • Eight primary clocks • Up to two edge clocks for high-speed I/O 


    Original
    DS1035 DS1035 LCMXO2-256 pinout PDF

    LCMXO640C-3TN100C

    Abstract: LCMXO1200 LCMXO2280 LCMXO256 LCMXO640 LVCMOS15 LVCMOS25 LVCMOS33 ISPVM embedded LCMXO1200C-3FTN256C
    Contextual Info: MachXO Family Handbook HB1002 Version 01.6, September 2006 MachXO Family Handbook Table of Contents September 2006 Section I. MachXO Family Data Sheet Introduction Features . 1-1


    Original
    HB1002 TN1086 TN1074 LCMXO640C-3TN100C LCMXO1200 LCMXO2280 LCMXO256 LCMXO640 LVCMOS15 LVCMOS25 LVCMOS33 ISPVM embedded LCMXO1200C-3FTN256C PDF

    6868

    Abstract: GAL programming Guide palce programming Guide palce programming algorithm pAL programming Guide PALCE* programming gal programming algorithm LAttice top marking conversion software jedec lattice PALCE Programmer
    Contextual Info: Lattice Third-Party Programming Tools Guide validate the device functions on the board. Test vectors and Register Preload are typically used in the design simulation process. Programming Lattice Devices Lattice offers the following programming solutions to


    Original
    PDF

    PT8E

    Abstract: PR11D MachXO sysIO Usage Guide PB4A-2 PT4E AEC-Q100 DS1003 LVCMOS25 LVCMOS33 PR15A
    Contextual Info: LA-MachXO Automotive Family Data Sheet DS1003 Version 01.5, November 2007 LA-MachXO Automotive Family Data Sheet Introduction April 2006 Data Sheet DS1003 Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2


    Original
    DS1003 DS1003 PT8E PR11D MachXO sysIO Usage Guide PB4A-2 PT4E AEC-Q100 LVCMOS25 LVCMOS33 PR15A PDF

    lcmxo2-1200

    Abstract: LCMXO2-2000 LCMXO2-256 LCMXO2-4000 LCMXO2-640 LCMXO2-256HC-4TG100I LCMXO2-7000 MACHXO2 7000 pinout file MachXO2-1200 LCMXO2-2000HC-4BG256C
    Contextual Info: MachXO2 Family Data Sheet Advance DS1035 Version 01.0, November 2010 MachXO2 Family Data Sheet Introduction November 2010 Features Advance Data Sheet DS1035  Flexible On-Chip Clocking • Eight primary clocks • Up to two edge clocks per edge for high-speed 


    Original
    DS1035 DS1035 lcmxo2-1200 LCMXO2-2000 LCMXO2-256 LCMXO2-4000 LCMXO2-640 LCMXO2-256HC-4TG100I LCMXO2-7000 MACHXO2 7000 pinout file MachXO2-1200 LCMXO2-2000HC-4BG256C PDF

    LCMXO1200

    Abstract: LCMXO2280 LCMXO256 LCMXO640 LVCMOS15 LVCMOS25 LVCMOS33 LCMXO1200C-3B256C package dimension 256-FTBGA vhdl code for 4 bit ripple carry adder
    Contextual Info: MachXO Family Handbook HB1002 Version 02.5, December 2010 MachXO Family Handbook Table of Contents December 2010 Section I. MachXO Family Data Sheet Introduction Features . 1-1


    Original
    HB1002 TN1091 TN1086 TN1089 TN1092 LCMXO1200 LCMXO2280 LCMXO256 LCMXO640 LVCMOS15 LVCMOS25 LVCMOS33 LCMXO1200C-3B256C package dimension 256-FTBGA vhdl code for 4 bit ripple carry adder PDF

    PB4A-2

    Abstract: AEC-Q100 DS1003 LVCMOS25 LVCMOS33 package 256-FTBGA
    Contextual Info: LA-MachXO Automotive Family Data Sheet DS1003 Version 01.5, November 2007 LA-MachXO Automotive Family Data Sheet Introduction April 2006 Data Sheet DS1003 Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2


    Original
    DS1003 DS1003 PB4A-2 AEC-Q100 LVCMOS25 LVCMOS33 package 256-FTBGA PDF

    Contextual Info: MachXO Family Handbook Version 01.3, November 2005 MachXO Family Handbook Table of Contents November 2005 Section I. MachXO Family Data Sheet Introduction Features . 1-1


    Original
    1-800-LATTICE PDF

    Contextual Info: MachXO Family Data Sheet DS1002 Version 02.3 November 2006 MachXO Family Data Sheet Introduction August 2006 Data Sheet DS1002 • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2


    Original
    DS1002 DS1002 256-ftBGA MachXO640. 400ns) 100ns) PDF

    Contextual Info: MachXO Family Data Sheet DS1002 Version 02.1 May 2006 MachXO Family Data Sheet Introduction April 2006 Data Sheet DS1002 • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2 − LVTTL


    Original
    DS1002 DS1002 256-ftBGA MachXO640. PDF

    Contextual Info: MachXO Family Data Sheet DS1002 Version 02.2 August 2006 MachXO Family Data Sheet Introduction August 2006 Data Sheet DS1002 • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2


    Original
    DS1002 DS1002 256-ftBGA MachXO640. PDF

    LCMXO2280

    Abstract: LCMXO2280C-3FTN324C LCMXO640C-3FT256C FTBGA LCMXO2280C-3FTN256I LCMXO2280C-4FTN324C LCMXO640C-3T100C LCMXO1200 LCMXO256 LCMXO640
    Contextual Info: MachXO Family Data Sheet DS1002 Version 02.9, July 2010 MachXO Family Data Sheet Introduction June 2009 Data Sheet DS1002  Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces:  LVCMOS 3.3/2.5/1.8/1.5/1.2  LVTTL


    Original
    DS1002 DS1002 100ns) 256-pin LCMXO2280 LCMXO2280C-3FTN324C LCMXO640C-3FT256C FTBGA LCMXO2280C-3FTN256I LCMXO2280C-4FTN324C LCMXO640C-3T100C LCMXO1200 LCMXO256 LCMXO640 PDF

    MachXO sysIO Usage Guide

    Abstract: LCMXO256C-4M100C LCMXO2280 lcmxo640c-3tn100i LCMXO640C-3FT256C LCMXO1200 LCMXO256 LCMXO2280E-4M132I LVCMOS15 LVCMOS25
    Contextual Info: MachXO Family Data Sheet Version 02.3_4W February 2007 MachXO Family Data Sheet Introduction April 2006 Data Sheet • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2 − LVTTL


    Original
    TN1086) TN1087) TN1097) MachXO sysIO Usage Guide LCMXO256C-4M100C LCMXO2280 lcmxo640c-3tn100i LCMXO640C-3FT256C LCMXO1200 LCMXO256 LCMXO2280E-4M132I LVCMOS15 LVCMOS25 PDF

    LCMXO256C-3MN100C

    Abstract: LCMXO2280C-3FTN256I lcmxo1200c-3bn256c FTBGA LCMXO2280E-4M132I CABGA FTBGA 256 lattice machxo lcmxo1200c-3tn144c LCMXO1200C-4TN144C LCMXO640
    Contextual Info: MachXO Family Data Sheet DS1002 Version 02.8, June 2009 MachXO Family Data Sheet Introduction June 2009 Data Sheet DS1002 • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2 − LVTTL


    Original
    DS1002 DS1002 256-pin LCMXO256C-3MN100C LCMXO2280C-3FTN256I lcmxo1200c-3bn256c FTBGA LCMXO2280E-4M132I CABGA FTBGA 256 lattice machxo lcmxo1200c-3tn144c LCMXO1200C-4TN144C LCMXO640 PDF

    16X4

    Abstract: XP2-17
    Contextual Info: LatticeXP2 Family Data Sheet DS1009 Version 01.2, September 2007 LatticeXP2 Family Data Sheet Introduction May 2007 Advance Data Sheet DS1009 Features – – – – • flexiFLASH™ Architecture • • • • • • Instant-on Infinitely reconfigurable


    Original
    DS1009 DS1009 HSTL15 HSTL18 16X4 XP2-17 PDF

    LCMXO2280C-3TN144I

    Abstract: LCMXO1200 LCMXO2280 LCMXO256 LCMXO640 LVCMOS15 LVCMOS25 LVCMOS33 LCMXO640C-3TN100C 3TN100C
    Contextual Info: MachXO Family Data Sheet DS1002 Version 02.2 August 2006 MachXO Family Data Sheet Introduction August 2006 Data Sheet DS1002 • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2


    Original
    DS1002 DS1002 256-ftBGA MachXO640. LCMXO2280C-3TN144I LCMXO1200 LCMXO2280 LCMXO256 LCMXO640 LVCMOS15 LVCMOS25 LVCMOS33 LCMXO640C-3TN100C 3TN100C PDF

    LCMXO640C-3FT256C

    Abstract: LCMXO2280C-3FTN324C LCMXO640C-3TN100C LCMXO1200C-3TN100C LCMXO1200C-3FTN256I LCMXO640C-4TN144I LCMXO640C-3T100C LCMXO2280C-4FTN324C LCMXO640C-3T144I lattice machxo lcmxo1200c
    Contextual Info: MachXO Family Data Sheet DS1002 Version 02.7, November 2007 MachXO Family Data Sheet Introduction August 2006 Data Sheet DS1002 • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2


    Original
    DS1002 DS1002 400ns) 100ns) LCMXO640C-3FT256C LCMXO2280C-3FTN324C LCMXO640C-3TN100C LCMXO1200C-3TN100C LCMXO1200C-3FTN256I LCMXO640C-4TN144I LCMXO640C-3T100C LCMXO2280C-4FTN324C LCMXO640C-3T144I lattice machxo lcmxo1200c PDF

    LCMXO256C-3TN100I

    Abstract: lattice machxo lcmxo1200c LCMXO1200C-3FTN256I LCMXO2280C-3FTN256I lcmxo640c-3tn100i LCMXO1200 LCMXO256C LVCMOS33 machxo256 LVCMOS15
    Contextual Info: Introduction MachXO Family Data Sheet Lattice Semiconductor The devices use look-up tables LUTs and embedded block memories traditionally associated with FPGAs for flexible and efficient logic implementation. Through non-volatile technology, the devices provide the single-chip, highsecurity, instant-on capabilities traditionally associated with CPLDs. Finally, advanced process technology and


    Original
    aN144I LCMXO2280C-4TN144I LCMXO2280C-3MN132I LCMXO2280C-4MN132I LCMXO2280C-3FTN256I LCMXO2280C-4FTN256I LCMXO2280C-3FTN324I LCMXO2280C-4FTN324I LCMXO256C-3TN100I lattice machxo lcmxo1200c LCMXO1200C-3FTN256I LCMXO2280C-3FTN256I lcmxo640c-3tn100i LCMXO1200 LCMXO256C LVCMOS33 machxo256 LVCMOS15 PDF

    Contextual Info: LatticeXP Family Data Sheet Version 01.2, May 2005 LatticeXP Family Data Sheet Introduction May 2005 Advance Data Sheet Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2 − LVTTL – SSTL 18 Class I


    Original
    HSTL15 TN1052) TN1082) PDF

    Contextual Info: MachXO Family Data Sheet Version 01.1, October 2005 MachXO Family Data Sheet Introduction October 2005 Advance Data Sheet • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2 − LVTTL


    Original
    TN1086) TN1087) TN1097) PDF

    LC4064ZE

    Abstract: BSDL Files infineon LFXP6C-3FN256I "x-ray machine" K4H560838E LC4064 LC4256ZE LFXP10C-3F256I LFxP3C-3TN144C PCI x1 express PCB dimensions artwork
    Contextual Info: LatticeXP Family Handbook HB1001 Version 03.4, September 2010 LatticeXP Family Handbook Table of Contents September 2010 Section I. LatticeXP Family Data Sheet Introduction Features . 1-1


    Original
    HB1001 TN1050 TN1049 TN1082 TN1074 LC4064ZE BSDL Files infineon LFXP6C-3FN256I "x-ray machine" K4H560838E LC4064 LC4256ZE LFXP10C-3F256I LFxP3C-3TN144C PCI x1 express PCB dimensions artwork PDF