ISPLS110 Search Results
ISPLS110 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: I a tti PP !^ h C I H l W w ispLSI ' 1016/883 in-system programmable Large Scale Integration High-Density Programmable Logic Functional Block D iagram Features • IN-SYSTEM PROGRAM M ABLE HIGH-DENSITY LOGIC — — — — — — M IL-STD-883 Version of th e ispLS11016 |
OCR Scan |
IL-STD-883 ispLS11016 44-Pin ispLS11016/883 | |
stag system 3000
Abstract: LATTICE plsi 3000 Lattice PLSI
|
OCR Scan |
ispLS11000 pDS1101-STD/PC1 pDS1101-3UP/PC1 pDS1101-ULT/PC1 pDS1101M-STD/PC1 pDS1101M-ULT/PC1 pDS3302-PC1 pDS1102-PC1 stag system 3000 LATTICE plsi 3000 Lattice PLSI | |
Contextual Info: Lattica ispLSI and pLSI 1032 ;Semiconductor I Corporation High-Density Programmable Logic Functional Block Diagram Features HIGH-DENSITY PROGRAMMABLE LOGIC — High Speed Global Interconnect — 6000 PLD Gates — 64 I/O Pins, Eight Dedicated Inputs — 192 Registers |
OCR Scan |
Military/883 1032-60LJI 84-Pin 1032-60LTI 100-Pin MILITARY/883 1032-60LG/883 | |
Contextual Info: Lattice ispLSF 1024 in-system programmable Large Scale Integration Features Functional Block Diagram • In-system programmable HIGH DENSITY LOGIC — — — — — — Member of Lattice’s IspLSI Family Fully Compatible with Lattice's pLSI Family High Speed Global Interconnects |
OCR Scan |
ispLS11024 68-Pin | |
Contextual Info: Lattice ispLSr 1016 H I Semiconductor •■■ Corporation In-System Programmable High Density PLD Functional Block Diagram Features • HIGH-DENSITY PROGRAMMABLE LOGIC — High-Speed Global Interconnect — 2000 PLD Gates — 32 I/O Pins, Four Dedicated Inputs |
OCR Scan |
Military/883 44-Pin 1016-80LT44 1016-60LJ 1016-60LT44 1016-60LJI | |
Contextual Info: Lattice ispLSr 1024 H I Semiconductor •■■ Corporation In-System Programmable High Density PLD Functional Block Diagram Features • HIGH-DENSITY PROGRAMMABLE LOGIC — High-Speed Global Interconnect — 4000 PLD Gates — 48 I/O Pins, Six Dedicated Inputs |
OCR Scan |
Military/883 1024-80LJ 68-Pin 1024-80LT 100-Pin 1024-60LJ 1024-60LT 1024-60LJI | |
Contextual Info: Lattice ispLSr 1032 H I Semiconductor •■■ Corporation In-System Programmable High Density PLD Functional Block Diagram Features • HIGH-DENSITY PROGRAMMABLE LOGIC — High Speed Global Interconnect — 6000 PLD Gates — 64 I/O Pins, Eight Dedicated Inputs |
OCR Scan |
Military/883 84-Pin 1032-60LJ 1Q32-6GLT 100-Pin 1032-60LJI 1032-60LTI | |
isplsi device layoutContextual Info: LATTICE SEMICONDUCTOR Lattice bö E » • SBÖb^MT 4Ô0 » L A T p L S r and ispLSI ' 1024 High-Density Programmable Logic Features Functional Block Diagram • PROGRAMMABLE AND IN-SYSTEM PROGRAMMABLE HIGH DENSITY LOGIC — High-Speed Global Interconnect |
OCR Scan |
DD02bn Military/883 1024-90U 68-Pin pLS11024-80LJ pLS11024-60LJ 1024-90LJ isplsi device layout | |
Contextual Info: Lattice' ispLSI and pLSI 1016 | Semiconductor I Corporation High-Density Programmable Logic Functional Block Diagram Features HIGH-DENSITY PROGRAMMABLE LOGIC — High-Speed Global Interconnect — 2000 PLD Gates — 32 I/O Pins, Four Dedicated Inputs — 96 Registers |
OCR Scan |
Military/883 -60LJ 1016-60LT44 44-Pin 1016-60LJI 1016-60LT44I | |
isplsi device layoutContextual Info: bäE J> L A TT IC E S E M I C O N D U C T O R Lattice S 3 ûticm ,i GGQSt .71 fc,b4 p L S r and ispLSI 1048C Features • HIGH-DENSITY PROGRAMMABLE LOGIC — High-Speed Global Interconnects — 96 I/O Pins, 12 Dedicated Inputs, 2 Global Output Enables — 288 Registers |
OCR Scan |
1048C -isp1048C 1048C 128-Pin 1048C-70LQ 1048C-50LQ 1048C-50LQI isplsi device layout | |
Contextual Info: Lattice ispLSr and pLSI 1032 I Semiconductor I Corporation High-Density Programmable Logic Functional Block Diagram Features HIGH-DENSITY PROGRAMMABLE LOGIC — High Speed Global Interconnect — 6000 PLD Gates — 64 I/O Pins, Eight Dedicated Inputs — 192 Registers |
OCR Scan |
Military/883 1032-60LT 100-Pin 1032-60LJI 84-Pin 1032-60LTI MILITARY/883 | |
Contextual Info: Lattice' | Semiconductor I Corporation ispLSI9 and pLSt 1048C High-Density Programmable Logic Features Functional Block Diagram HIGH-DENSITY PROGRAMMABLE LOGIC — 8000 PLD Gates — 96 I/O Pins, 12 Dedicated Inputs, 2 Global Output Enables — 288 Registers |
OCR Scan |
1048C ispLS110 128-P 128-Pin 133-Pin 041A-48C | |
Contextual Info: LATTICE SEMIC ON DU CT OR 4bE D 536 ^4=1 aQQlSb2 b » L A T ispLS r 1016 illL a ìtic e in*system programmable Large Scale Integration •■■■I Feature ■ - 7~?é~ff-07 iiOam Functional Block; Diagrarri'»^^- m • In-system programmable HIGH DENSITY LOGIC |
OCR Scan |
ff-07 44-Pin 68-Pin T-fO-20 | |
Contextual Info: Lattice ispLSr 1048 in-system programmable Large Scale Integration High-Density Programmable Logic Features Functional Block Diagram IN-SYSTEM PROGRAMMABLE HIGH-DENSITY LOGIC — Member of Lattice’s ispLSI Family — Fully Compatible with Lattice's pLSI Family |
OCR Scan |
ispLS11048 1048-80LQ 120-Pin 1048-70LQ 1048-50LQ | |
|
|||
lattice 1016-60LJ
Abstract: ispls11016 ispLSI1016 til 701 1016-60 Lattice 1016-80LJ 1016-80LJ loadable counter with timing diagram
|
OCR Scan |
Military/883 1016-80LT44 44-Pin 1016-60LJ 1016-60LT44 1016-60LJI 1016-60LT44I lattice 1016-60LJ ispls11016 ispLSI1016 til 701 1016-60 Lattice 1016-80LJ 1016-80LJ loadable counter with timing diagram | |
1032-60LJ
Abstract: 1032-60LJI 1032-60LTI 1032-90LJ 1032-90LT smd JSs 13 smd JSs 24
|
OCR Scan |
Military/883 100-Pin 1032-60LJ 84-Pin 1Q32-6GLT 1032-60LJI 1032-60LTI 1032-90LJ 1032-90LT smd JSs 13 smd JSs 24 | |
LCP-10
Abstract: D018 101690LJ
|
OCR Scan |
Military/883 1016-90LT 44-Pin 1016-80U 1016-80LT 1016-60U 1016-60LT LCP-10 D018 101690LJ | |
ispLS11032Contextual Info: Lattice Features pLSI@and ispLSI 1032 High-Density Programmable Logic Functional Block Diagram • PROGRAMMABLE AND IN-SYSTEM PROGRAMMABLE HIGH DENSITY LOGIC — High Speed Global Interconnect — 6000 PLD Gates — 64 I/O Pins, Eight Dedicated Inputs — 192 Registers |
OCR Scan |
Military/883 ispLS11032 1-800-LATTICE; | |
Contextual Info: Lattice i s Semiconductor •■■■Corporation p L S I 1 4 8 E High-Density Programmable Logic Functional Block Diagram Features • HIGH DENSITY PROGRAMMABLE LOGIC — 8,000 PLD Gates — 96 I/O Pins, Twelve Dedicated Inputs — 288 Registers — High-Speed Global Interconnects |
OCR Scan |
1048C IN-SYSTE70 1048E-125LQ 1048E-125LT 1048E-100LQ 1048E-100LT 1048E-90LQ* 1048E-90LT* 1048E-70LQ 1048E-70LT | |
46u1
Abstract: ispls11024
|
OCR Scan |
Military/883 1024-90LJ 1024-90LT 1024-80LJ 1024-80LT 1024-60LJ 1024-60LT 1024-60LJI 1024-60LTI 46u1 ispls11024 | |
Contextual Info: Latti C6 ' Semiconductor ¡Corporation ispLSI 1032E _ In-System Programmable High Density PLD Features Functional Block Diagram • HIGH DENSITY PROGRAMMABLE LOGIC — 6000 PLD Gates — 64 I/O Pins, Eight Dedicated Inputs — 192 Registers — High Speed Global Interconnect |
OCR Scan |
1032E -125U 1032E-125LT 1032E-100LJ 1032E-100LT 1032E-90LJ* 1032E-90LT* 1032E-80LJ* 1032E-80LT* | |
PLSI1016Contextual Info: 1000 and 1000E Family Architectural Description 1000 and 1000E Fam ily Introduction T he ispLSI and pLSI 1000E d e vices are functional supersets of the ispLSI and pLSI 1000 devices and are architecturally sim ilar exce p t th a t the 1000E fam ily fe a |
OCR Scan |
1000E 1016E) t20ptxor) PLSI1016 | |
1016-60LT
Abstract: 101660 1016-60 PLSI 1016-60LJ ispLSI1016
|
OCR Scan |
Miiitary/883 44-Pin 1016-60LT44I MILITARY/883 1016-60LH/883 1016-60LT 101660 1016-60 PLSI 1016-60LJ ispLSI1016 | |
Contextual Info: I attipp IL a C l H I U ispLSr 1032 in-systsm programmable Large Scale Integration Functional Block Diagram Features • In-system programmable HIGH DENSITY LOGIC — Member of Lattice's IspLSI Family — Fully Compatible with Lattice's pLSI Family — High Speed Global Interconnects |
OCR Scan |
135mA ispLS11032 84-Pin |