GX 552 Search Results
GX 552 Price and Stock
Amphenol Corporation 10G-XFP-ZRD-1552-52-CFiber Optic Transmitters, Receivers, Transceivers Brocade (Formerly) 10G-XFP-ZRD-1552-52 Compatible TAA 10GBase-DWDM XFP Transceiver 100GHz (SMF, 1552.52nm, 80km, LC, DOM) |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
10G-XFP-ZRD-1552-52-C |
|
Get Quote |
GX 552 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
SSTL-18Contextual Info: Stratix GX November 2002, ver. 1.0 Introduction FPGA Family Data Sheet Preliminary Information The StratixTM GX family of devices is Altera’s second FPGA family to combine high-speed serial transceivers with a scalable, high-performance logic array. Stratix GX devices include 4 to 20 high-speed transceiver |
Original |
||
AN-247
Abstract: Altera Stratix V AN247
|
Original |
125-gigabits AN-247 Altera Stratix V AN247 | |
circuit diagram of full subtractor circuit
Abstract: "Fast Cycle RAM" Serial RapidIO Infiniband logic diagram to setup adder and subtractor 32 bit carry select adder code HP lvds connector 40 pin to 30 pin to 7 pin infiniband Physical Medium Attachment SSTL-18 transistor on 4436
|
Original |
||
tower pro sg 90
Abstract: QJ71C24N-R2 QJ71C24N Mitsubishi PLC Communication Cable QJ71C24N-R4 mitsubishi plc cable QJ71C24N-R4 mitsubishi plc mitsubishi plc A to q SERIES mitsubishi plc cable rs232 QJ71C24-R2
|
Original |
QJ71C24N, QJ71C24N-R2, QJ71C24N-R4 RS-422/485 QJ71C2 tower pro sg 90 QJ71C24N-R2 QJ71C24N Mitsubishi PLC Communication Cable QJ71C24N-R4 mitsubishi plc cable QJ71C24N-R4 mitsubishi plc mitsubishi plc A to q SERIES mitsubishi plc cable rs232 QJ71C24-R2 | |
vhdl code for phase frequency detector for FPGA
Abstract: carry select adder vhdl pin configuration for half adder vhdl code for complex multiplication and addition vhdl code of carry save adder 32 bit carry select adder in vhdl circuit diagram of half adder GPON block diagram logic diagram to setup adder and subtractor verilog code for barrel shifter
|
Original |
||
datasheet for full adder and half adder
Abstract: circuit diagram of half adder barrel shifter block diagram EP2AGX190 EP2AGX260 EP2AGX45 EP2AGX65 EP2AGX125 Altera Arria V Video
|
Original |
AIIGX51004-3 datasheet for full adder and half adder circuit diagram of half adder barrel shifter block diagram EP2AGX190 EP2AGX260 EP2AGX45 EP2AGX65 EP2AGX125 Altera Arria V Video | |
k2872
Abstract: SSTL-18 "programmable on-chip termination"
|
Original |
||
AIIGX53001-3
Abstract: half bridge converter 2kw higig pause frame EP2AGX65 EP2AGX65DF29 HDTV transmitter receivers block diagram 32-Bit Parallel-IN Serial-OUT Shift Register prbs parity checker and generator SILICON General 741 PMD Motion
|
Original |
||
Contextual Info: Arria II GX Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com AIIGX5V1-2.0 Copyright 2009 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other |
Original |
||
EP2AGX260EF
Abstract: "switch power supply" handbook
|
Original |
||
Arria II GX FPGA Development Board
Abstract: EP2AGX190 handbook texas instruments matlab code for wimax transceiver sata to usb cable diagram collector slipper SATA Port Multiplier Electronic Circuit Diagram pin assignment lvds DDR3 DIMM 240 clock layout
|
Original |
||
VHDLContextual Info: Arria II GX Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com AIIGX5V1-1.1 Copyright 2009 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other |
Original |
||
stitch imagesContextual Info: Arria II GX Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com AIIGX5V1-2.0 Copyright 2009 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other |
Original |
||
Contextual Info: Arria II GX Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com AIIGX5V1-1.1 Copyright 2009 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other |
Original |
||
|
|||
EP2AGX260FF35Contextual Info: Arria II GX Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com AIIGX5V1-2.0 Copyright 2009 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other |
Original |
||
Commscope 412 P1
Abstract: Commscope 500 P1 Commscope 750 P1 P1-75-500-CA QR-1125-JCA Commscope 500 CABLE P2754 JT-3500 JT-4412 121-1013
|
Original |
M-111 Series31-412 AL-41275 1412-SC 3412-CC AL-75-412 P1-75-412 JT-1412 JT-3412 4412-SC Commscope 412 P1 Commscope 500 P1 Commscope 750 P1 P1-75-500-CA QR-1125-JCA Commscope 500 CABLE P2754 JT-3500 JT-4412 121-1013 | |
Marvell PHY 88E1111 Datasheet
Abstract: 88E1111 PHY registers map Marvell PHY 88E1111 layout 88E1111 TS-A02SA-2-S100 MT8HTF12864HY-800G1 schematic diagram of laptop motherboard Marvell 88E1111 marvell 88E1111 register RGMII Marvell 88E1111 specification
|
Original |
||
SSTL-15
Abstract: SSTL15 5sgxa3 SSTL18 5SGX 610k k 552 642k mini-lvds RSDS 1517-pin
|
Original |
28-Gbps SG-01008-2 SSTL-15 SSTL15 5sgxa3 SSTL18 5SGX 610k k 552 642k mini-lvds RSDS 1517-pin | |
Contextual Info: 10 > ilB NOTES: 1 . $m MATERIAL A D v L T : LC P Gx H tLTJT7- , YW LTLiJV U S , UL94V-0 H0USING:LCP LIQUID CRYSTAL POLYMER),GLASS LILLED,BLACK,UL94V-0 Y - 4 W 1 L 4 iA ^ ( t = 0 . 1 5 ) TERMINAL:COPPER ALL0Y(t =0. I5) W 1L ° sPAY* ( t = 0 o 2 ) NAILsCOPPER ALL0Y(t =0,2) |
OCR Scan |
UL94V-0 SD-55201-013 EN-02JA | |
free transistor equivalent book
Abstract: vhdl code for watchdog timer of ATM DDR2 sdram pcb layout guidelines diode handbook Scan Tutorial Handbook Volume I BT 1120 fpga stratix II ep2s180
|
Original |
||
altera stratix II fpga
Abstract: DDR2 sdram pcb layout guidelines vhdl code for watchdog timer of ATM
|
Original |
||
vx 1937Contextual Info: Stratix II Device Handbook, Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SII5V1-4.5 Copyright 2011 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and |
Original |
||
pin configuration of IC 1619
Abstract: pin configuration for half adder U 1560 CQ 245 D 1609 VO A1 JD 1801 dct verilog code jd 1801 data sheet logic diagram to setup adder and subtractor LPM 562 force sensor sensor 3414
|
Original |
||
jd 1801 data sheet
Abstract: JD 1801 PCI 6601 U 1560 CQ 245 2262 encoder JD 1801 PIN DIAGRAM sensor 3414 EP2S15 EP2S30 EP2S60
|
Original |