DFE EQUALIZER VERILOG CODE Search Results
DFE EQUALIZER VERILOG CODE Result Highlights (5)
| Part | ECAD Model | Manufacturer | Description | Download | Buy |
|---|---|---|---|---|---|
| 5446/BEA |
|
5446 - Decoder, BCD-To-7-Segment, With Open-Collector Outputs - Dual marked (M38510/01006BEA) |
|
||
| 54LS190/BEA |
|
54LS190 - BCD Counter, 4-Bit Synchronous Up/Down, With Mode Control - Dual marked (M38510/31513BEA) |
|
||
| TC4511BP |
|
CMOS Logic IC, BCD-to-7-Segment Decoder, DIP16 | Datasheet | ||
| 10161488-001C-TRLF |
|
Floating Board-to-Board Connector, 0.4mm Pitch Header, 80 positions, Mated height equals 4.0mm | |||
| 10161487-001TRLF |
|
Floating Board-to-Board Connector, 0.4mm Pitch Receptacle, 80 positions, Mated height equals 4.0mm |
DFE EQUALIZER VERILOG CODE Datasheets Context Search
| Catalog Datasheet | Type | Document Tags | |
|---|---|---|---|
|
Contextual Info: Speedster22i SerDes User Guide UG028 – May 21, 2013 UG028, May 21, 2013 1 Table of Contents Table of Contents . 2 Table of Figures . 5 |
Original |
Speedster22i UG028 UG028, | |
|
Contextual Info: Speedster22i 10/40/100 Gigabit Ethernet User Guide UG029 – September 6, 2013 UG029, September 6, 2013 1 Copyright Info Copyright 2013 Achronix Semiconductor Corporation. All rights reserved. Achronix is a trademark and Speedster is a registered trademark of Achronix Semiconductor Corporation. |
Original |
Speedster22i UG029 UG029, RFC2665, RFC3635, RFC2665) RFC2863, RFC2819, 3ba-2010, | |
XC6VLX75T-FF784
Abstract: ug366 GEARBOX FSM 8 RATIO 201 HOLD BACK DETAILS pinout scsi sata 8D-14 CPRI multi rate Ethernet-MAC using vhdl gearbox virtex 6 XC6VSX475T XC6VLX75T-FF484
|
Original |
UG366 8B/10B XC6VLX75T-FF784 ug366 GEARBOX FSM 8 RATIO 201 HOLD BACK DETAILS pinout scsi sata 8D-14 CPRI multi rate Ethernet-MAC using vhdl gearbox virtex 6 XC6VSX475T XC6VLX75T-FF484 | |
XC7VX1140T-FLG1926Contextual Info: 7 Series FPGAs GTX/GTH Transceivers User Guide UG476 v1.9.1 April 22, 2013 Notice of Disclaimer The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL |
Original |
UG476 XC7VX1140T-FLG1926 | |
UG366
Abstract: XC6VLX75T-FF784 XC6VLX240T-FF1759 XC6VLX75T BH rx transistor CPRI multi rate GEARBOX FSM 8 RATIO 201 HOLD BACK DETAILS h1g1 transistor B1010 XC6VLX130T
|
Original |
UG366 8B/10B RXDEC8B10BUSE UG366 XC6VLX75T-FF784 XC6VLX240T-FF1759 XC6VLX75T BH rx transistor CPRI multi rate GEARBOX FSM 8 RATIO 201 HOLD BACK DETAILS h1g1 transistor B1010 XC6VLX130T | |
UG366
Abstract: XC6VLX75T-FF784 aurora GTX XC6VLX240T-FF1759 verilog code of prbs pattern generator XC6VLX130T-FF784 XC6VSX475T-FF XC6VLX240T-FF784 XC6VLX130T FF1156
|
Original |
UG366 UG366 XC6VLX75T-FF784 aurora GTX XC6VLX240T-FF1759 verilog code of prbs pattern generator XC6VLX130T-FF784 XC6VSX475T-FF XC6VLX240T-FF784 XC6VLX130T FF1156 | |
ug198
Abstract: XC5VFX130T-FF1738 XC5VFX30T-FF665 XC5VFX70T-FF665 MGTRXP0 MP21608S221A RocketIO seminar Applications Book Maxim VCO 10G vhdl code for 16 prbs generator
|
Original |
UG198 time62 ug198 XC5VFX130T-FF1738 XC5VFX30T-FF665 XC5VFX70T-FF665 MGTRXP0 MP21608S221A RocketIO seminar Applications Book Maxim VCO 10G vhdl code for 16 prbs generator | |
MP21608S221A
Abstract: UG198 FERRITE-220 GTX tile oversampling recovered clock ROSENBERGER verilog code for linear interpolation filter aurora GTX BLM15HB221SN1 gearbox rev maxim DVB
|
Original |
UG198 MP21608S221A UG198 FERRITE-220 GTX tile oversampling recovered clock ROSENBERGER verilog code for linear interpolation filter aurora GTX BLM15HB221SN1 gearbox rev maxim DVB | |
|
Contextual Info: Altera Transceiver PHY IP Core User Guide Subscribe Feedback UG-01080 2013.7.1 101 Innovation Drive San Jose, CA 95134 www.altera.com TOC-2 Contents Introduction to the Protocol-Specific and Native Transceiver PHYs.1-1 Protocol-Specific Transceiver |
Original |
UG-01080 | |
verilog code of prbs pattern generator
Abstract: free verilog code of prbs pattern generator verilog code 16 bit LFSR in PRBS VHDL CODE FOR 16 bit LFSR in PRBS verilog code 16 bit LFSR verilog code 8 bit LFSR in scrambler vhdl code for 16 prbs generator vhdl code 16 bit LFSR prbs pattern generator prbs using lfsr
|
Original |
XAPP713 8B/10B-encoded 40-bit verilog code of prbs pattern generator free verilog code of prbs pattern generator verilog code 16 bit LFSR in PRBS VHDL CODE FOR 16 bit LFSR in PRBS verilog code 16 bit LFSR verilog code 8 bit LFSR in scrambler vhdl code for 16 prbs generator vhdl code 16 bit LFSR prbs pattern generator prbs using lfsr | |
XAPP921c
Abstract: low pass fir Filter VHDL code DSP48 pulse shaping FILTER implementation xilinx kevin DSP based sine wave inverter circuit diagram vhdl code HAMMING LFSR on vhdl code HAMMING LFSR matlab programs for impulse noise removal matched filter matlab codes MATLAB code for halfband filter
|
Original |
XAPP1018 XAPP921c low pass fir Filter VHDL code DSP48 pulse shaping FILTER implementation xilinx kevin DSP based sine wave inverter circuit diagram vhdl code HAMMING LFSR on vhdl code HAMMING LFSR matlab programs for impulse noise removal matched filter matlab codes MATLAB code for halfband filter | |
verilog code for 2-d discrete wavelet transform
Abstract: XAPP921c simulink universal MOTOR in matlab turbo encoder model simulink matched filter simulink simulink model for kalman filter using vhdl umts simulink fpga based wireless jamming networks dvb-rcs chip XAPP569
|
Original |
||
vhdl code for DES algorithm
Abstract: XAPP921c FLOATING POINT PROCESSOR TMSC6000 pulse compression radar fir filter matlab code LMS adaptive filter simulink model verilog code for lms adaptive equalizer for audio LMS simulink 3SD1800A XILINX vhdl code REED SOLOMON encoder decoder fir filter with lms algorithm in vhdl code
|
Original |
||
interlaken rtl
Abstract: gearbox rev 10 Gbps ethernet phy analog devices select guide 2010 AN320 CRC32 IP-10GBASERPCS xaui xgmii ip core altera interlaken PHY interface for PCI EXPRESS
|
Original |
UG-01080-1 interlaken rtl gearbox rev 10 Gbps ethernet phy analog devices select guide 2010 AN320 CRC32 IP-10GBASERPCS xaui xgmii ip core altera interlaken PHY interface for PCI EXPRESS | |
|
|
|||
KF35-F1152
Abstract: 5SGX receiver altLVDS vhdl code scrambler epcq "switch power supply" handbook CD 76 13 CP
|
Original |
||
RX-2C G
Abstract: tx2c transmitter TX 2E 1240 picosecond tx-2b equivalent Gigabyte 848 TX-2B RX-2B ROSENBERGER RX_2B XENPAK70
|
Original |
UG076 8B/10B RX-2C G tx2c transmitter TX 2E 1240 picosecond tx-2b equivalent Gigabyte 848 TX-2B RX-2B ROSENBERGER RX_2B XENPAK70 | |
texas instruments data guide manual
Abstract: book national semiconductor
|
Original |
||
higig pause frame
Abstract: verilog code for 128 bit AES encryption OF IC 741 tsmc design rule 40-nm cyclone V
|
Original |
SIV51001-3 40-nm higig pause frame verilog code for 128 bit AES encryption OF IC 741 tsmc design rule 40-nm cyclone V | |
mini PCI express pcb
Abstract: hard disk SATA pcb schematic ATX 2005 schematic diagram mini-lvds source driver 4000 CMOS texas instruments Ethernet transceive 8-port GbE PHY pin number of ic cy 327 handbook texas instruments repeater 10g passive
|
Original |
||
tsmc design rule 40-nmContextual Info: Stratix IV Device Handbook Volume 1 Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-4.2 2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX are Reg. U.S. Pat. |
Original |
||
vhdl code for All Digital PLL
Abstract: 4000 CMOS texas instruments
|
Original |
||
|
Contextual Info: Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-4.6 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as |
Original |
||
S 566 b
Abstract: TIMER FINDER TYPE 85.32 4000 CMOS texas instruments 16 bit data bus using vhdl 433 mhz rf transmitter pcb layout GX600
|
Original |
||
|
Contextual Info: Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-4.6 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as |
Original |
||