ALTGX BASIC MODE Search Results
ALTGX BASIC MODE Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
FO-9LPBMTRJ00-001 |
![]() |
Amphenol FO-9LPBMTRJ00-001 MT-RJ Connector Loopback Cable: Single-Mode 9/125 Fiber Optic Port Testing .1m | |||
SF-QXP85B402D-000 |
![]() |
Amphenol SF-QXP85B402D-000 QSFP28 100GBASE-SR Short-Range 850nm Multi-Mode Optical Transceiver Module (MTP/MPO Connector) by Amphenol XGIGA [QXP85B402D] | |||
SF-XP85B102DX-000 |
![]() |
Amphenol SF-XP85B102DX-000 SFP28 25GBASE-SR Short-Range 850nm Multi-Mode Optical Transceiver Module (Duplex LC Connector) by Amphenol XGIGA [XP85B102DX] | |||
FO-DLSCDLLC00-002 |
![]() |
Amphenol FO-DLSCDLLC00-002 SC-LC Duplex Single-Mode 9/125 Fiber Optic Patch Cable (OFNR Riser) - 2 x SC Male to 2 x LC Male 2m | |||
FO-DLSCDLLC00-001 |
![]() |
Amphenol FO-DLSCDLLC00-001 SC-LC Duplex Single-Mode 9/125 Fiber Optic Patch Cable (OFNR Riser) - 2 x SC Male to 2 x LC Male 1m |
ALTGX BASIC MODE Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
altgx
Abstract: altgx basic mode
|
Original |
AIIGX52003-2 altgx altgx basic mode | |
Chapter 3 Synchronization
Abstract: 8B10B OC48 mode-10-bit altgx basic mode
|
Original |
SIV53001-4 Chapter 3 Synchronization 8B10B OC48 mode-10-bit altgx basic mode | |
eye-q 400
Abstract: tx2/rx2 XAUI OC48 altgx
|
Original |
SIV52005-3 eye-q 400 tx2/rx2 XAUI OC48 altgx | |
altgx
Abstract: circuit diagram of PPM transmitter and receiver Reconfiguration EP4CGX30 EP4CGX50 EP4CGX75 cyclone IV altgx basic mode
|
Original |
CYIV-52003-1 altgx circuit diagram of PPM transmitter and receiver Reconfiguration EP4CGX30 EP4CGX50 EP4CGX75 cyclone IV altgx basic mode | |
GPON block diagram
Abstract: hd-SDI deserializer LVDS SDI SERIALIZER EP2AGX95EF29 EP2AGX190EF29 SerialLite EP2AGX190 ep2agx65df ENCODER 8 BITS d2151
|
Original |
AIIGX52001-3 GPON block diagram hd-SDI deserializer LVDS SDI SERIALIZER EP2AGX95EF29 EP2AGX190EF29 SerialLite EP2AGX190 ep2agx65df ENCODER 8 BITS d2151 | |
HIV53002-1
Abstract: OC48 RECONFIG
|
Original |
HIV53002-1 OC48 RECONFIG | |
10G BERT
Abstract: altgx bc 201 transistor match line match sense signal EP4S40G5H40 hd-SDI deserializer LVDS HD-SDI over sdh circuit diagram of rf transmitter and receiver GT 6 N 170 k28 60 pcie Gen2 payload
|
Original |
SIV52001-4 10G BERT altgx bc 201 transistor match line match sense signal EP4S40G5H40 hd-SDI deserializer LVDS HD-SDI over sdh circuit diagram of rf transmitter and receiver GT 6 N 170 k28 60 pcie Gen2 payload | |
altgx
Abstract: Chapter 3 Synchronization circuit diagram of PPM transmitter and receiver 8B10B OC48 vhdl code for deserializer VHDL Coding for Pulse Width Modulation
|
Original |
SIV53001-4 altgx Chapter 3 Synchronization circuit diagram of PPM transmitter and receiver 8B10B OC48 vhdl code for deserializer VHDL Coding for Pulse Width Modulation | |
k241
Abstract: CBB 69 capacitor
|
Original |
||
receiver transmitter 1.2 ghz video
Abstract: HD-SDI over sdh CEI 23-16 circuit diagram video transmitter and receiver pcie Gen2 payload vhdl code for clock and data recovery video transmitter 2.4 GHz HIV53001-1 HIV53002-1 HIV53003-1
|
Original |
||
altgx
Abstract: AN-558-3 tx 2G transmitter tx2/rx2 OC48
|
Original |
AN-558-3 altgx tx 2G transmitter tx2/rx2 OC48 | |
HIV53001-1
Abstract: CAN BUS megafunction
|
Original |
HIV53001-1 CAN BUS megafunction | |
tx 2G transmitter
Abstract: ups basic OC48
|
Original |
SIV52003-4 tx 2G transmitter ups basic OC48 | |
atx power supply schematic dc
Abstract: Chapter 3 Synchronization H146 vhdl code for phase frequency detector for FPGA 8B10B OC48 sdi verilog code VHDL Coding for Pulse Width Modulation
|
Original |
||
|
|||
OC48Contextual Info: AN 558: Implementing Dynamic Reconfiguration in Arria II GX Devices January 2010 AN-558-2.1 Arria II GX transceivers allow you to dynamically reconfigure various channel and CMU settings without powering down the device. You may want to reconfigure the transceivers to do the following: |
Original |
AN-558-2 OC48 | |
circuit diagram of rf transmitter and receiver
Abstract: 10G BERT 5.7 GHz RF transciever remote control transmitter and receiver circuit transmitter radio controlled with seven functions video transmitter 2.4 GHz CDR 211 AC EP4S100G4 HD-SDI over sdh pcie Gen2 payload
|
Original |
||
Contextual Info: Achieving Timing Closure in Basic PMA Direct Functional Mode AN-580-3.0 Application Note This application note describes the method to achieve timing closure for designs that use transceivers in Basic (PMA Direct) mode in Altera’s Stratix IV GX or Stratix IV GT FPGAs. It also describes best practices for the Quartus® II software |
Original |
AN-580-3 | |
Altera DDR3 FPGA sampling oscilloscope
Abstract: sgmii Ethernet "Direct Replacement" HIV51001-2 HIV51002-1 HIV51003-1 HIV51004-2 HIV51005-2 diode 226 16k 718 HIV51007-2
|
Original |
||
Contextual Info: AN 558: Implementing Dynamic Reconfiguration in Arria II Devices AN-558-3.6 Application Note This application note describes how to use the dynamic reconfiguration feature and why you may want use this feature to reconfigure your Arria II transceivers. It |
Original |
AN-558-3 | |
Contextual Info: Stratix IV Device Handbook Volume 2: Transceivers 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V2-4.4 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos |
Original |
20ttention. | |
10G BERT
Abstract: circuit diagram of rf transmitter and receiver HD-SDI over sdh SDH 209 remote control transmitter and receiver circuit 5 channel RF transmitter and Receiver circuit CDR 211 AC circuit diagram of PPM transmitter and receiver circuit diagram video transmitter and receiver core i3 mother board circuit
|
Original |
||
SAS 251
Abstract: B101fu BF 245 A spice SATA disk controller
|
Original |
||
B101fu
Abstract: 40h000
|
Original |
||
sata hard disk 1TB CIRCUIT
Abstract: EP4SGX290KF43 interlaken
|
Original |