54LS7 Search Results
54LS7 Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
54LS76A/BEA |
![]() |
54LS76 - FLIP-FLOP, JK, DUAL, NEGATIVE EDGE-TRIGGERED - Dual marked (M38510/30110BEA) |
![]() |
||
SN54LS75J |
![]() |
4-Bit Bistable Latches 16-CDIP -55 to 125 |
![]() |
||
SN54LS73AJ |
![]() |
Dual J-K Flip-Flops With Clear and 3-state Outputs 14-CDIP -55 to 125 |
![]() |
||
SNJ54LS74AFK |
![]() |
Dual D-type Positive-Edge-Triggered Flip-Flops With Preset And Clear 20-LCCC -55 to 125 |
![]() |
![]() |
|
SNJ54LS75W |
![]() |
4-Bit Bistable Latches 16-CFP -55 to 125 |
![]() |
![]() |
54LS7 Datasheets (59)
Part | ECAD Model | Manufacturer | Description | Datasheet Type | PDF Size | Page count | |||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
54LS716/BFAJC | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 46.48KB | 1 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS716M/B2AJC | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 46.48KB | 1 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS718/BEAJC | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 46.48KB | 1 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS718/BFAJC | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 46.48KB | 1 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS718M/B2AJC | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 46.48KB | 1 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS719/BEAJC | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 46.48KB | 1 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS719/BFAJC | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 46.48KB | 1 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS73 |
![]() |
Full Line Condensed Catalogue 1977 | Scan | 24.84KB | 1 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS73 | Raytheon | Dual J-K Negative-Edge-Triggered Flip-Flops | Scan | 122.15KB | 4 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS73A/BCAJC | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 46.48KB | 1 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS73A/BDAJC | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 46.48KB | 1 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS73AM/B2AJC | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 46.48KB | 1 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS73DM |
![]() |
Dual JK Flip-Flop | Scan | 79.22KB | 3 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS73FM |
![]() |
Dual JK Flip-Flop | Scan | 79.22KB | 3 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS74 |
![]() |
Dual Positive-Edge-Triggered D Flip-Flops with Preset, Clear and Complementary Outputs | Original | 138.6KB | 6 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS74 |
![]() |
Full Line Condensed Catalogue 1977 | Scan | 68.35KB | 2 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS74 | Raytheon | Dual D-Type Positive-Edge-Triggered Flip-Flop | Scan | 81.01KB | 2 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS74A | Unknown | 54LS74A | Original | 227.66KB | 2 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS74A/BCAJC | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 46.48KB | 1 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
54LS74A/BDAJC | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 46.48KB | 1 |
54LS7 Price and Stock
Texas Instruments SN54LS75JIC D-TYPE TRANSP 2:2 16-CDIP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN54LS75J | Tube |
|
Buy Now | |||||||
![]() |
SN54LS75J | 50 | 25 |
|
Buy Now | ||||||
Texas Instruments SN54LS74AJIC FF D-TYPE DOUBLE 1BIT 14CDIP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN54LS74AJ | Tube |
|
Buy Now | |||||||
![]() |
SN54LS74AJ | 75 |
|
Get Quote | |||||||
![]() |
SN54LS74AJ | 13 |
|
Get Quote | |||||||
![]() |
SN54LS74AJ | 3,475 |
|
Get Quote | |||||||
![]() |
SN54LS74AJ | 2 |
|
Buy Now | |||||||
![]() |
SN54LS74AJ | 38 |
|
Get Quote | |||||||
![]() |
SN54LS74AJ | 1,975 |
|
Buy Now | |||||||
Texas Instruments SN54LS73AJIC FF JK TYPE DBL 1-BIT 14-CDIP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN54LS73AJ | Tube |
|
Buy Now | |||||||
![]() |
SN54LS73AJ | 100 |
|
Get Quote | |||||||
![]() |
SN54LS73AJ | 37 |
|
Get Quote | |||||||
![]() |
SN54LS73AJ | 207 |
|
Get Quote | |||||||
![]() |
SN54LS73AJ | 82 |
|
Buy Now | |||||||
Texas Instruments SN54LS76AJIC FF JK TYPE DBL 1-BIT 16-CDIP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN54LS76AJ | Tube |
|
Buy Now | |||||||
![]() |
SN54LS76AJ | 357 | 25 |
|
Buy Now | ||||||
![]() |
SN54LS76AJ | 46 |
|
Get Quote | |||||||
![]() |
SN54LS76AJ | 7 |
|
Buy Now | |||||||
Rochester Electronics LLC JD54LS74SDAIC FF D-TYPE DOUBLE 1BIT 14-CFP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
JD54LS74SDA | Bulk | 2 |
|
Buy Now |
54LS7 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
LS 7475
Abstract: C4408
|
OCR Scan |
SN5475, SN5477, SN54LS75, SN54LS77. SN7475, SN74LS75 54LS75 SN54LS77 LS 7475 C4408 | |
SN 5477Contextual Info: TYPES SN5475, SN5477, SN54L75, SN54L77, 54LS75, 54LS77, SN7475, SN74LS75 4-BIT BISTABLE LATCHES M A R C H 1 9 7 4 - R E V IS E D D E C E M B E R 1 9 8 3 S N 5475, SN 54LS75 . . J OR W PACKAGE S N 54L75 . . . J PACKAGE S N 7475 . . . J OR N PACKAGE SN74LS75 . , . D, J OR N PACKAGE |
OCR Scan |
SN5475, SN5477, SN54L75, SN54L77, SN54LS75, SN54LS77, SN7475, SN74LS75 54LS75 54L75 SN 5477 | |
Contextual Info: M M O T O R O L A M ilita ry 54LS 73A Dual J-K Flip-Flop W ith C lear ELECTRICALLY TESTED PER: MIL-M-38510/30101 M P O /////// The 54LS73A offers individual J, K, clear, and clock inputs. These dual flip-flops are designed so that when the clock goes HIGH, the inputs |
OCR Scan |
MIL-M-38510/30101 54LS73A | |
Contextual Info: g Military 54LS75 MOTOROLA 4-Bit Bistable Latch With Q and Q ELECTRICALLY TESTED PER: MIL-M-38510/31601 M The 54LS75 is a 4-Bit D-Type Latch for use as temporary storage for binary information between processing limits and input/output or indicator units. Information present at the data (D) input is transferred to |
OCR Scan |
54LS75 MIL-M-38510/31601 54LS75 JM38510/31601BXA S4LS75/BXAJulse 1N3064 | |
Contextual Info: M MOTOROLA M ilitary 5 4 LS 7 3 A Dual J-K Flip-Flop With Clear ELECTRICALLY TESTED PER: MIL-M-38510/30101 The 54LS73A offers individual J, K, clear, and clock inputs. These dual flip-flops are designed so that w hen the clock goes HIGH, the inputs are enabled and data will be accepted. The logic of the J and K inputs may |
OCR Scan |
MIL-M-38510/30101 54LS73A JM38510/30101BXA 54LS73A/BXAJC 54LS113A | |
Contextual Info: M M ilita ry 5 4 L S 7 1 8 MOTOROLA P rogram m able Binary Counter MPO mini ELECTRICALLY TESTED PER: 54LS718 These monolithic devices are programmable, cascadable, moduloN-counters. The 54LS716 can be programmed to divide by any number (N) from 0 through 9, 54LS718 from 0 through 15. |
OCR Scan |
MPG54LS718 54LS716 theL54LS718 | |
MA3232
Abstract: MAX7845
|
OCR Scan |
54LS716 MPG54LS716 54LS716 54LS718 MA3232 MAX7845 | |
Contextual Info: M ilita ry 54L S 75 MOTOROLA. 4-B it B istable L atch W ith Q and Q MPO unm ELECTRICALLY TESTED PER: MIL-M-38510/31601 The 54LS75 is a 4-Bit D-Type Latch for use as temporary storage for binary information between processing limits and input/output or indicator units. Information present at the data D input is transferred to |
OCR Scan |
MIL-M-38510/31601 54LS75 JM38510/31601BXA 54LS75/BXAJC | |
Contextual Info: ^ M O T O R O L A M ilitary 5 4 LS7 4 A D u a l D -Type Flip-Flop W ith C le a r and P reset ELECTRICALLY TESTED PER: MIL-M-38510/30102 The 54LS74A dual e dg e -trig ge re d flip -flo p u tilizes S chottky TTL c irc u i try to produce high-speed D -type flip -flo p s . Each flip -flo p has in d iv id u a l |
OCR Scan |
MIL-M-38510/30102 54LS74A | |
DM74LS74AContextual Info: 54LS74,54LS74A,DM74LS74A 54LS74 54LS74A DM74LS74A Dual Positive-Edge-Triggered D Flip-Flops with Preset, Clear and Complementary Outputs Literature Number: SNOS313A 54LS74 54LS74A DM74LS74A Dual Positive-Edge-Triggered D Flip-Flops with Preset Clear and Complementary Outputs |
Original |
54LS74 DM54LS74A DM74LS74A DM74LS74A SNOS313A | |
DM74LS74ANContextual Info: LS74A National ÉSA Semiconductor 54LS74/54LS74A/DM74LS74A Dual Positive-Edge-Triggered D Flip-Flops with Preset, Clear and Complementary Outputs General Description violated. A low logic level on the preset or clear inputs will set or reset the outputs regardless of the logic levels of the |
OCR Scan |
54LS74/DM54LS74A/DM74LS74A DM74LS74AN | |
Contextual Info: M M O T O R O L A M ilitary 54LS75 4 -B it B istable _ Latch W ith Q and Q ELECTRICALLY TESTED PER: MIL-M-38510/31601 M PO The 54LS75 is a 4-Bit D -Type Latch fo r use as te m p o ra ry sto ra g e fo r b in a ry in fo rm a tio n betw een processing lim its and in p u t/o u tp u t o r in d i |
OCR Scan |
54LS75 MIL-M-38510/31601 54LS75 | |
54LS74Contextual Info: LS74A National Semiconductor 54LS74/54LS74A/DM74LS74A Dual Positive-Edge-Triggered D Flip-Flops with Preset, Clear and Complementary Outputs General Description violated. A low logic level on the preset or clear inputs will set or reset the outputs regardless of the logic levels of the |
OCR Scan |
LS74A 54LS74/DM54LS74A/DM74LS74A 54LS74 | |
m38510/06301
Abstract: M38510-06302 m38510 m38510/20702 M38510/00801 M38510/00104 m38510/01201 M38510/20802 82S62 M38510/01302
|
Original |
M38510/00101 M38510/07701 54S138 M38510/31512 54LS163A M38510/00102 M38510/07702 54S139 M38510/31601 54LS75 m38510/06301 M38510-06302 m38510 m38510/20702 M38510/00801 M38510/00104 m38510/01201 M38510/20802 82S62 M38510/01302 | |
|
|||
Contextual Info: 54LS74 54LS74A DM74LS74A Dual Positive-Edge-Triggered D Flip-Flops with Preset Clear and Complementary Outputs General Description This device contains two independent positive-edge-triggered D flip-flops with complementary outputs The information on the D input is accepted by the flip-flops on the positive going edge of the clock pulse The triggering occurs at a |
Original |
54LS74 DM54LS74A DM74LS74A | |
at 6462 ramContextual Info: MOTOROLA Military 54LS718 P ro g ram m ab le B in ary C o u n ter ELECTRICALLY TESTED PER: 54LS718 T h e se m o n o lith ic d evice s are p ro g ram m ab le , cascad ab le , moduloN -counters. T h e 5 4LS 71 6 can be p ro gram m ed to d ivid e by an y nu m b er |
OCR Scan |
54LS718 MPG54LS718 4LS71 at 6462 ram | |
smd 6 pin alsContextual Info: MOTOROLA Military 54LS716 P ro g ram m ab le D ecade C o u n ter ELECTRICALLY TESTED PER: 54LS716 These m o n o lith ic devices are p ro g ra m m a b le , cascadable, m o d u lo N -counters. The 54LS716 can be p ro g ra m m e d to d ivid e by a ny n u m b e r |
OCR Scan |
54LS716 MPG54LS716 54LS716 54LS718 smd 6 pin als | |
Contextual Info: MOTOROLA Military 54LS76 A Dual J-K Flip-Flop With Clear and Preset ELECTRICALLY TESTED PER: MIL-M-38510/30110 The 54LS76A offers individual J , K, Clock Pulse, Direct Set and Direct Clear inputs. These dual flip-flops are designed so that when the clock goes HIGH, the inputs are enabled and data w ill be accepted. The logic |
OCR Scan |
MIL-M-38510/30110 54LS76A 54LS76 | |
MAX7845
Abstract: 54LS716
|
OCR Scan |
54LS716 54LS716 54LS718 MAX7845 | |
Contextual Info: 5477 54LS77 DESCRIPTION LOGIC SYMBOL FEATURES The “ 7 7 " is a Dual 2-Bit D -Latch offe re d in a 14-Pin fla t pack. Two Enable inputs are pro vided; each con trols tw o latches. When the Enable E is HIGH, inform ation present at a Data (D ) input is tra nsferred to th e Q o u t |
OCR Scan |
54LS77 14-Pin | |
54ls75Contextual Info: Signetics 54LS75 Latch Quad Bistable Latch Product Specification Military Logic Products FEATURES • 4-bit bistable latch ORDERING INFORMATION DESCRIPTION ORDER CODE DESCRIPTION 16-Pin Ceramic DIP 54LS75/BEA The 54LS75 has four bistable latches. Each 2-bit latch is controlled by an active |
OCR Scan |
54LS75 54LS75 16-Pin 54LS75/BEA 54LS75/BFA 54LS75/B2A 54LSXXX 500ns | |
Contextual Info: & June 1989 54LS74/54LS74A/DM74LS74A Dual Positive-Edge-Triggered D Flip-Flops with Preset, Clear and Complementary Outputs General Description This device contains two independent positive-edge-trig gered D flip-flops with complementary outputs. The informa |
OCR Scan |
54LS74/DM54LS74A/DM74LS74A | |
circuit diagram with IC 7476
Abstract: 74LS76A logic diagram of ic 7476 IC 7476 JK
|
OCR Scan |
SN5476, SN54LS76A, SN7476, SN74LS76A 54LS76A 74LS76A circuit diagram with IC 7476 74LS76A logic diagram of ic 7476 IC 7476 JK | |
Contextual Info: M MOTOROLA Military 54LS76A Dual J-K Flip-Flop With Clear and Preset ELECTRICALLY TESTED PER: MIL-M-38510/30110 M The 54LS76A offers individual J, K, Clock Pulse, Direct Set and Direct Clear inputs. These dual flip-flops are designed so that when the clock goes HIGH, the inputs are enabled and data will be accepted. |
OCR Scan |
54LS76A MIL-M-38510/30110 54LS76A JM38510/30110BXA 54LS76A/BXAJC 54LS112A |