40MBIT Search Results
40MBIT Datasheets Context Search
| Catalog Datasheet | Type | Document Tags | |
|---|---|---|---|
| UT8R1M39
Abstract: aeroflex sram edac UT8ER1M32 
 | Original | 40Mbit UT8ER1M32 32Mbit) UT8R1M39 40Mbit) 16M/20M 32Mbit UT8ER1M32 UT8R1M39 aeroflex sram edac | |
| microread
Abstract: 64 QAM modulator demodulator HD49429F uncorrectable errors FEC soft 256qam HD49430F PQFP-100 equalizer algorithm multipath qam circuit CLK10M 
 | Original | HD49430F HD49430F HD49429F 100pin 100pf microread 64 QAM modulator demodulator uncorrectable errors FEC soft 256qam PQFP-100 equalizer algorithm multipath qam circuit CLK10M | |
| Contextual Info: GEC PLESSEY ISE MIC ONDUCT OR S | PRELIMINARY INFORMATION 2 1 2 1 - 1.0 SP9921 50 MBIT MANCHESTER BIPHASE DECODER The SP9921 is a bipolar m onolithic silicon integrated circuit for clock and data recovery from a M anchester biphase-m ark encoded signal It operates from a single 5V | OCR Scan | SP9921 SP9921 SP9921AC, MIL-STD-883C 50Mbit/s OuSP9921 | |
| Contextual Info: L64105 MPEG-2 Audio/Video Decoder LOGIC Preliminary Datasheet The L64105 is an integrated, low-cost source audio/video A/V decoder for use in MPEG-2 A/V decoding systems. The system block diagram in Figure 1 shows an application of the L64105 within an MPEG-2 system. | OCR Scan | L64105 L64105 L64105â 160LD JZ01-000333-00 L64105. | |
| UT8R2M39
Abstract: UT8R4M39 UT8R1M39 DQ380 10206 UT8ER1M39 PWR50 
 | Original | UT8R1M39 40Megabit UT8R2M39 80Megabit UT8R4M39 160Megabit UT8R1M39: UT8R2M39: UT8R4M39: UT8R1M39, DQ380 10206 UT8ER1M39 PWR50 | |
| LRS1816
Abstract: LRS1B03 LRS1B04 LRS1B06 LRS1B07 sharp page buffer 
 | Original | LRS1B03/04/06/07 200-Mbits LRS1B07) IC-E078 LRS1816 LRS1B03 LRS1B04 LRS1B06 LRS1B07 sharp page buffer | |
| Contextual Info: MITSUBISHI DIGITAL ASSP M66512P/FP LASER-DIODE DRIVER DESCRIPTION The M66512 is a semiconductor laser-diode driver for driving a specific type* of semiconductor laser, in which the anode of a semiconductor laser diode is connected in stem structure to the cathode of a monitoring photodiode. | OCR Scan | M66512P/FP M66512 10Mbit/s 50ns/div) 25Mbit/s 20ns/div) 40Mbit/s 10ns/div) 20Mbit/s | |
| tcam
Abstract: R8A20410BG renesas tcam tcam renesas renesas CAM R8A2041 Xelerated tcam TCAM chip Xelerated ternary content addressable memory 
 | Original | 20Mbit 640-bit 0410/in-house/PF/SP R10PF0001EU0100 tcam R8A20410BG renesas tcam tcam renesas renesas CAM R8A2041 Xelerated tcam TCAM chip Xelerated ternary content addressable memory | |
| Contextual Info: CYF0018V CYF0036V CYF0072V 18/36/72-Mbit Programmable FIFOs 18/36/72-Mbit Programmable FIFOs Features Functional Description • Memory organization ❐ Industry’s largest first in first out FIFO memory densities: 18-Mbit, 36-Mbit, and 72-Mbit ❐ Selectable memory organization: x 9, × 12, × 16, × 18, × 20, | Original | CYF0018V CYF0036V CYF0072V 18/36/72-Mbit 18-Mbit, 36-Mbit, 72-Mbit 133-MHz | |
| L64005
Abstract: L64005 A/V Decoder iso 13818-2 color on-screen display L64768 SBD15 pan drive to play in tv Audio video video audio mpeg buffer demultiplexer L64x08 Video-Decoder 
 | Original | L64105 L64105 IEEE1284 RS232 L64724/L64768 L64X08 L64X08 L64005 L64005 A/V Decoder iso 13818-2 color on-screen display L64768 SBD15 pan drive to play in tv Audio video video audio mpeg buffer demultiplexer Video-Decoder | |
| ML44114N
Abstract: 20P2N-A n type laser diode driver current buffer ic 30mA laserdiode and Application Note, Data S laserdiode application mitsubishi laserdiode 
 | Original | M66512P/FP 120mA M6657 300pF 10Mbit/s 50ns/div) 20Mbit/s 20ns/div) ML44114N 20P2N-A n type laser diode driver current buffer ic 30mA laserdiode and Application Note, Data S laserdiode application mitsubishi laserdiode | |
| rold RCE
Abstract: 4288A 
 | OCR Scan | M66512P/FP M66512 10Mbit/s 50ns/div) 20Mbit/s 20ns/div) 25Mbit/s 40Mbit/s rold RCE 4288A | |
| Contextual Info: CYF0018V CYF0036V CYF0072V 18/36/72-Mbit Programmable FIFOs 18/36/72-Mbit Programmable FIFOs Features Functional Description • Memory organization ❐ Industry’s largest first in first out FIFO memory densities: 18-Mbit, 36-Mbit, and 72-Mbit ❐ Selectable memory organization: x 9, × 12, × 16, × 18, × 20, | Original | CYF0018V CYF0036V CYF0072V 18/36/72-Mbit 18-Mbit, 36-Mbit, 72-Mbit 133-MHz | |
| Contextual Info: CYF0018V CYF0036V CYF0072V 18/36/72-Mbit Programmable FIFOs 18/36/72-Mbit Programmable FIFOs Features Functional Description • Memory organization ❐ Industry’s largest first in first out FIFO memory densities: 18-Mbit, 36-Mbit, and 72-Mbit ❐ Selectable memory organization: x 9, × 12, × 16, × 18, × 20, | Original | CYF0018V CYF0036V CYF0072V 18/36/72-Mbit 18-Mbit, 36-Mbit, 72-Mbit 133-MHz | |
|  | |||
| M66515FP
Abstract: laserdiode and Application Note, Data S n type laser diode driver m66515 20P2N-A PHOTODIODE PD laserdiode driver 
 | Original | M66515FP M66515 120mA M66515FP laserdiode and Application Note, Data S n type laser diode driver 20P2N-A PHOTODIODE PD laserdiode driver | |
| Contextual Info: HD49430F Preliminary Specification HITACHI Rev. 2 April 1, 1998 General Description HD49430F is a highly integrated Downstream Processor optimized for applications such as Cable Modems and Set-top boxes and forms a complete and optimal solution with its companion HD49429F Upstream | OCR Scan | HD49430F HD49430F HD49429F 100pf | |
| Contextual Info: L64105ds 1 Fri Sep 5 17:06:27 1997 L64105 MPEG-2 Audio/Video Decoder LSI LOGIC P relim inary Datasheet The L64105 is an integrated, low-cost source audio/video A/V decoder for use in MPEG-2 A/V decoding systems. The system block diagram in Figure 1 shows an application of the L64105 within an MPEG-2 system. | OCR Scan | L64105ds L64105 L64105 L64105â | |
| Contextual Info: CYF2018V CYF2036V CYF2072V 18/36/72-Mbit Programmable Multi-Queue FIFOs 18/36/72-Mbit Programmable Multi-Queue FIFOs Features Functional Description • Memory organization ❐ Industry’s largest first in first out FIFO memory densities: 18-Mbit, 36-Mbit and 72-Mbit | Original | CYF2018V CYF2036V CYF2072V 18/36/72-Mbit 18-Mbit, 36-Mbit 72-Mbit 100-MHz | |
| ADSP21060
Abstract: ADSP21062 V200 
 | Original | ADSP2106x 512Kords. 32/40-bit 32-bit 16-bit, 40-Mbyte/sec 40-Mbit/sec 192-byte 48-bit ADSP21060 ADSP21062 V200 | |
| V.24 TO RS232 CABLE
Abstract: rs232 protocols rs232 protocol SP508 RS232/V.24 rs449 pinout RS423 RS449 RS-449 SP509 
 | Original | SP508 RS232 RS-530 RS-449 CA95035 V.24 TO RS232 CABLE rs232 protocols rs232 protocol RS232/V.24 rs449 pinout RS423 RS449 SP509 | |
| phase controller trigger ic
Abstract: automatic phase correction circuit diagram GC-IP200 3 phase analog controller sine wave gemac IP200 phase controller trigger Gemac IP200 TQFP64 PR-00026-50 
 | Original | GC-IP200 GC-IP200 TQFP64 GC-IP200, PR-00026-50 43500-IB-1-7-E-IP200 phase controller trigger ic automatic phase correction circuit diagram 3 phase analog controller sine wave gemac IP200 phase controller trigger Gemac IP200 TQFP64 PR-00026-50 | |
| CYF0036VContextual Info: CYF0018V CYF0036V CYF0072V 18/36/72-Mbit Programmable FIFOs 18/36/72-Mbit Programmable FIFOs Features Functional Description • Memory organization ❐ Industry’s largest first in first out FIFO memory densities: 18-Mbit, 36-Mbit, and 72-Mbit ❐ Selectable memory organization: x 9, × 12, × 16, × 18, × 20, | Original | CYF0018V CYF0036V CYF0072V 18/36/72-Mbit | |
| Contextual Info: Standard Products UT8R1M39 40Megabit SRAM MCM UT8R2M39 80Megabit SRAM MCM UT8R4M39 160Megabit SRAM MCM Preliminary Data Sheet December 7, 2012 www.aeroflex.com/memories FEATURES  20ns Read, 10ns Write maximum access times available  Functionally compatible with traditional 1M, 2M, or 4M x | Original | UT8R1M39 40Megabit UT8R2M39 80Megabit UT8R4M39 160Megabit UT8R1M39: UT8R2M39: UT8R4M39: 3x10-7 | |
| HD4942
Abstract: qam circuit 
 | OCR Scan | HD49430F HD49430F HD49429F HD4942 qam circuit | |