Part Number
    Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    Part Img CDCVF855PWR datasheet by Texas Instruments

    • CDCVF855 - 2.5V Phase Lock Loop DDR Clock Driver 28-TSSOP
    • Original
    • Yes
    • Yes
    • Active
    • EAR99
    • 8542.39.00.60
    • 8542.39.00.00

    CDCVF855PWR datasheet preview

    Datasheet Impression

    CDCVF855PWR Price & Stock

    Distributor Stock Lead Time Min Order Qty Price Buy
    DigiKey () 2,000
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $2.27
    Buy Now
    1
    • 1 $3.72
    • 10 $3.72
    • 100 $3.72
    • 1000 $3.72
    • 10000 $3.72
    Buy Now
    1
    • 1 $3.72
    • 10 $3.72
    • 100 $3.72
    • 1000 $3.72
    • 10000 $3.72
    Buy Now
    2,000
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $1.94
    Buy Now
    Mouser Electronics () 1,155
    • 1 $3.98
    • 10 $3.20
    • 100 $2.66
    • 1000 $2.37
    • 10000 $2.30
    Buy Now
    190
    • 1 $5.53
    • 10 $4.22
    • 100 $3.54
    • 1000 $3.18
    • 10000 $3.09
    Buy Now
    86
    • 1 $5.53
    • 10 $4.22
    • 100 $3.54
    • 1000 $3.18
    • 10000 $3.09
    Buy Now
    Ameya Holding Limited 14,934
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote
    Vyrian 7,931
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote

    CDCVF855PWR Frequently Asked Questions (FAQs)

    • The recommended power-up sequence is to apply VCC first, followed by VCCO, and then the input clock signal. This ensures proper device operation and prevents potential latch-up conditions.
    • The CDCVF855PWR requires a 50-ohm termination resistor to VCCO for each output signal. This ensures proper signal integrity and minimizes reflections.
    • The CDCVF855PWR can support input clock frequencies up to 250 MHz. However, the maximum frequency may vary depending on the specific application and output frequency requirements.
    • Yes, the CDCVF855PWR can operate with a 3.3V supply voltage (VCCO). However, the input clock signal amplitude should be adjusted accordingly to ensure proper operation.
    • The CDCVF855PWR has a programmable divider that allows for flexible output frequency configuration. The divider ratio can be set using the SEL0-SEL2 pins. Refer to the datasheet for specific configuration details.
    Supplyframe Tracking Pixel