S5S303 Search Results
S5S303 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: SN74ACT7881 1024 x 18 CLOCKED FIRST-IN, FIRST-OUT MEMORY SCAS227C - FEBRUARY 1993 - REVISED FEBRUARY 1996 • Member of the Texas Instruments Wldebus Family • Independent Asynchronous Inputs and Outputs • Input-Ready, Output-Ready, and Half-Full Flags |
OCR Scan |
SN74ACT7881 SCAS227C SN74ACT7882, SN74ACT7884, SN74ACT7811 50-pF 68-Pin 80-Pln DO-D17 | |
74ACT16823
Abstract: D3955
|
OCR Scan |
74ACT16823 18-BIT SCAS16Q-D3955. 300-mil 25-mil D3955 | |
SN751177
Abstract: 11A1 RS-422-A SN751177NSLE SN751178 QDT1114 D3381
|
OCR Scan |
SN751177, SN751178 SLLS059A- D3381, 1990-REVISED RS-422-A, RS485 of-12Vto SN751177 00t1117 11A1 RS-422-A SN751177NSLE SN751178 QDT1114 D3381 | |
Contextual Info: SN54ALS244B, SN54AS244, SN74ALS244C, SN74AS244 OCTAL BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS SDAS142A- JULY 1907 - REVISED JULY 1994 3-State Outputs Orlvs Bus Unes or Buffer Memory Address Registers PNP Inputs Reduce DC Loading SN54ALS244B, SNS4AS244. . . J PACKAGE |
OCR Scan |
SN54ALS244B, SN54AS244, SN74ALS244C, SN74AS244 SDAS142A- SNS4AS244. SN74AS244. 300-mil | |
Contextual Info: 74AC11646 OCTAL BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS _ D2957, JULY 1987 - REVISED APRIL 1993 • I I V I * Independent Registers for A and B Buses * Multiplexed Real-Time and Stored Data * Flow-Through Architecture Optimizes |
OCR Scan |
74AC11646 D2957, 500-mA | |
Contextual Info: 31E D TEXAS INSTR LOGIC a^biTE a D Q flaam 1 • m 54AC11373, 74AC11373 OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS TI0078—02957, MAY 1997—REVISED MARCH 1990 8 Latches In a Single Package 54AC11373 . . . JT PACKAGE 74AC11373 . . . DW OR NT PACKAGE |
OCR Scan |
54AC11373, 74AC11373 TI0078â 54AC11373 500-mA 1256C Ceramic80% S5S303 | |
Contextual Info: SN54LV164, SN74LV164 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS _ SCLS191B - FEBRUARY 1993 - R EVISED APRIL 1996 • E P IC Enhanced-Performance Implanted CMOS • • • • • 2-(X SN54LV164. j or w package . .^db.orpw package |
OCR Scan |
SN54LV164, SN74LV164 SCLS191B SN74LV164 SN54LV164. MIL-STD-883C, JESD-17 | |
Contextual Info: 54ACT11109,74ACT11109 DUALJ-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET D2957, FEBRUARY 1987 - REVISED APRIL 1993_ logic symbol* 1Q 1Q 2Q 2Q t This symbol is In accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. |
OCR Scan |
54ACT11109 74ACT11109 D2957, fl3bl723 | |
D4060
Abstract: RS-422-A SN75ALS181 SN75ALS181NSLE
|
OCR Scan |
SN75ALS181 SLLS152 D4060, RS-422-A, RS-485, fl1fel724 D4060 RS-422-A SN75ALS181 SN75ALS181NSLE | |
74ACT16544
Abstract: D3649 lebao 2C87
|
OCR Scan |
74ACT16544 16-BIT SCAS161 D3649, 300-MII 25-Mil 500-mA D3649 lebao 2C87 | |
SN74AS806Contextual Info: SN54ALS805A, SN54AS805B, SN74ALS805A, SN74AS805B HEX 2-INPUT NOR DRIVERS SQAS023C - DECEMBER 1982 - REVISED JANUARY 1998 • High Capacltlve-Drlve Capability • ALS805A Has Typical Delay Time of 4.2 ns Cl s 50 pF and Typical Power Dissipation of 4.2 mW Per Gate |
OCR Scan |
SN54ALS805A, SN54AS805B, SN74ALS805A, SN74AS805B SQAS023C ALS805A AS805B 300-mll SN54ALS805A SN54AS805B SN74AS806 | |
Contextual Info: 54ACT11138, 74ACT11138 3-LINE TO 8-LINE DECODERS/DEMULTIPLEXERS SC AS050A- D3266, JANUARY 1989 - REVISED APRIL 1993 • I I • Designed Specifically for High-Speed Memory Decoders and Data Transmission Systems I I * incorporates Three Enable Inputs to Simplify Cascading and/or Data Reception |
OCR Scan |
54ACT11138, 74ACT11138 AS050A- D3266, 54ACT11138 650-mA at125Â |