Part Number
    Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    PLSI Search Results

    PLSI Datasheets (35)

    Part ECAD Model Manufacturer Description Datasheet Type PDF PDF Size Page count
    pLSI1032-60LG/883
    Lattice Semiconductor High-Density Programmable Logic Original PDF 258.28KB 19
    pLSI1032-60LGN/883
    Lattice Semiconductor High-Density Programmable Logic Original PDF 258.29KB 19
    pLSI1032-60LJ
    Lattice Semiconductor High-Density Programmable Logic Original PDF 258.29KB 19
    pLSI1032-60LJI
    Lattice Semiconductor High-Density Programmable Logic Original PDF 258.29KB 19
    pLSI1032-60LJNI
    Lattice Semiconductor High-Density Programmable Logic Original PDF 258.29KB 19
    pLSI1032-60LT
    Lattice Semiconductor High-Density Programmable Logic Original PDF 258.29KB 19
    pLSI1032-60LTN
    Lattice Semiconductor High-Density Programmable Logic Original PDF 258.29KB 19
    pLSI1032-80LJ
    Lattice Semiconductor High-Density Programmable Logic Original PDF 258.29KB 19
    pLSI1032-80LJN
    Lattice Semiconductor High-Density Programmable Logic Original PDF 258.29KB 19
    pLSI1032-80LT
    Lattice Semiconductor High-Density Programmable Logic Original PDF 258.29KB 19
    pLSI1032-80LTN
    Lattice Semiconductor High-Density Programmable Logic Original PDF 258.29KB 19
    pLSI1032-90LJ
    Lattice Semiconductor High-Density Programmable Logic Original PDF 258.29KB 19
    pLSI1032-90LJN
    Lattice Semiconductor High-Density Programmable Logic Original PDF 258.29KB 19
    pLSI1032-90LT
    Lattice Semiconductor High-Density Programmable Logic Original PDF 258.29KB 19
    pLSI1032-90LTN
    Lattice Semiconductor High-Density Programmable Logic Original PDF 258.29KB 19
    pLSI1032E-100LJ
    Lattice Semiconductor High-Density Programmable Logic Original PDF 213.18KB 16
    pLSI1032E-125LJ
    Lattice Semiconductor High-Density Programmable Logic Original PDF 213.18KB 16
    pLSI1032E-125LJN
    Lattice Semiconductor High-Density Programmable Logic Original PDF 213.18KB 16
    pLSI1032E-70LJ
    Lattice Semiconductor High-Density Programmable Logic Original PDF 213.18KB 16
    pLSI1032E-70LJN
    Lattice Semiconductor High-Density Programmable Logic Original PDF 213.18KB 16
    SF Impression Pixel

    PLSI Price and Stock

    Select Manufacturer

    Rochester Electronics LLC ISPLSI1048E-50LT

    IC CPLD 192MC 20NS 128TQFP
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey ISPLSI1048E-50LT Bulk 11
    • 1 -
    • 10 -
    • 100 $29.28
    • 1000 $29.28
    • 10000 $29.28
    Buy Now

    Lattice Semiconductor Corporation ISPLSI-1048C-70LQ

    IC CPLD 192MC 18NS 128QFP
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey ISPLSI-1048C-70LQ Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Lattice Semiconductor Corporation ISPLSI-1032E-70LT

    IC CPLD 128MC 15NS 100TQFP
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey ISPLSI-1032E-70LT Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Lattice Semiconductor Corporation ISPLSI-3256A-70LQI

    IC CPLD 256MC 15NS 160QFP
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey ISPLSI-3256A-70LQI Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Lattice Semiconductor Corporation ISPLSI-2032A-80LT44

    IC CPLD 32MC 15NS 44TQFP
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey ISPLSI-2032A-80LT44 Box
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    PLSI Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    Contextual Info: Lattica pLSI and pLSI 1032 ;Semiconductor I Corporation High-Density Programmable Logic Functional Block Diagram Features HIGH-DENSITY PROGRAMMABLE LOGIC — High Speed Global Interconnect — 6000 PLD Gates — 64 I/O Pins, Eight Dedicated Inputs — 192 Registers


    OCR Scan
    Military/883 1032-60LJI 84-Pin 1032-60LTI 100-Pin MILITARY/883 1032-60LG/883 PDF

    Contextual Info: l a tt ic e sem ico nducto r 4bE D • SBAfalMI G Q D m m h BILAT p L S r 1016 ü lL a ttic e programmable Large Scale Integration T -Ÿ é /' Ÿ Û ' wu.»ir.q r j ^ ■ ä ü ä a a iü ä Feature Ÿ a • PROGRAMMABLE HIGH DENSITY LOGIC —• Member of Lattice's pLSI Family


    OCR Scan
    44-Pin 68-Pin T-fO-20 PDF

    Contextual Info: Lattice pLSI 1016/883 programmable Large Scale Integration High-Density Programmable Logic Features Functional Block Diagram • PROGRAMMABLE HIGH-DENSITY LOGIC — — — — — MIL-STD-883 Version of the pLS11016 High-Speed Global Interconnects 32 I/O Pins, Four Dedicated Inputs


    OCR Scan
    MIL-STD-883 pLS11016 44-Pin pLS11016/883 1016-60LH/883 44vPln PDF

    Contextual Info: Lattice pLSI and pLSI 1048E ; Semiconductor I Corporation High-Density Programmable Logic Features Functional Block Diagram • HIGH DENSITY PROGRAMMABLE LOGIC O u tpu t R outing Pool — 8,000 PLD Gates | | O u tpu t R outing Pool ü m u lü lü llS i!


    OCR Scan
    1048E 1048E 1048E-90LQ 128-Pin 1048E-70LQ 1048E-50LQ PDF

    Contextual Info: Lattice ispLSF 1024 in-system programmable Large Scale Integration Features Functional Block Diagram • In-system programmable HIGH DENSITY LOGIC — — — — — — Member of Lattice’s pLSI Family Fully Compatible with Lattice's pLSI Family High Speed Global Interconnects


    OCR Scan
    ispLS11024 68-Pin PDF

    Contextual Info: pLs/81016 I a ttirp m \ß W l li I w Droarammable Intearation programmable Larae Large Scale Integration High-Density Programmable Logic Functional Block Diagram Features • PROGRAMMABLE HIGH-DENSITY LOGIC — — — — — Member of Lattice’s pLSI Family


    OCR Scan
    pLs/81016 pLS11016 1016-90LJ 1016-80LJ 1016-60LJ 1016-60LJI PDF

    Contextual Info: Lattice pLSI’ and pLSI’ 2096V ; ” Semiconductor • ■ ■ Corporation 3.3V High-Density Programmable Logic Features Functional Block Diagram* • HIGH DENSITY PROGRAMMABLE LOGIC is»« r r m i n n r a n — — — — — 4000 PLD Gates 96 I/O Pins, Six Dedicated Inputs


    OCR Scan
    128-pin DDDSM70 0212/2096V PDF

    Contextual Info: Lattice' pLSI and pLSI 1016 | Semiconductor I Corporation High-Density Programmable Logic Functional Block Diagram Features HIGH-DENSITY PROGRAMMABLE LOGIC — High-Speed Global Interconnect — 2000 PLD Gates — 32 I/O Pins, Four Dedicated Inputs — 96 Registers


    OCR Scan
    Military/883 -60LJ 1016-60LT44 44-Pin 1016-60LJI 1016-60LT44I PDF

    Contextual Info: pLsr 1024 I attirp I III W programmable Large Scale Integration Features Functional Block Diagram • PROGRAMMABLE HIGH DENSITY LOGIC — — — — — Member of Lattice's pLSI Family High Speed Global Interconnects 48 I/O Pins, Six Dedicated Inputs 144 Registers


    OCR Scan
    SYST21 68-Pin PDF

    Contextual Info: APP S? Î993 pLSÌ 1024 Lattice programmable Large Scale Integration High-Density Programmable Logic Functional Block Diagram Features U • PROGRAMMABLE HIGH-DENSITY LOGIC — — — — — Member of Lattice’s pLSI Family High-Speed Global Interconnects


    OCR Scan
    pLS11024 1024-90LJ 68-Pin 1024-80LJ 1024-60LJ 1024-60LJI PDF

    PLSI 1016-60LJ

    Abstract: PAL 007 pioneer pal16r8 programming algorithm PAL 008 pioneer lattice 1016-60LJ ISP Engineering Kit - Model 100 PLSI-2064-80LJ GAL16v8 programmer schematic GAL programming Guide ispLSI 2064-80LT
    Contextual Info: Lattice Semiconductor Data Book 1996 Click on one of the following choices: • Table of Contents • Data Book Updates & New Products • Go to Main Menu 1996 Lattice Semiconductor Corporation. All rights reserved. pLSI and pLSI Product Index Pins Density


    Original
    1016E 1032E 20ters 48-Pin 304-Pin PLSI 1016-60LJ PAL 007 pioneer pal16r8 programming algorithm PAL 008 pioneer lattice 1016-60LJ ISP Engineering Kit - Model 100 PLSI-2064-80LJ GAL16v8 programmer schematic GAL programming Guide ispLSI 2064-80LT PDF

    isp1032

    Abstract: lattice 1032-60LJ 1032E-8
    Contextual Info: Specifications pLSI and pLSI 1032 pLSI and pLSI 1032 ® High-Density Programmable Logic Features Functional Block Diagram • HIGH-DENSITY PROGRAMMABLE LOGIC — High Speed Global Interconnect — 6000 PLD Gates — 64 I/O Pins, Eight Dedicated Inputs


    Original
    Military/883 isp1032 lattice 1032-60LJ 1032E-8 PDF

    GAL 0042b

    Abstract: 1032E
    Contextual Info: ® pLSI and pLSI 1032E High-Density Programmable Logic • OFFERS THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FIELD PROGRAMMABLE GATE ARRAYS — Complete Programmable Device Can Combine Glue Logic and Structured Designs


    Original
    1032E GAL 0042b 1032E PDF

    1048C

    Abstract: cpga 476 1048C50LQI 1048C-70
    Contextual Info: Specifications pLSI and pLSI 1048C ® pLSI and pLSI 1048C High-Density Programmable Logic Functional Block Diagram • HIGH-DENSITY PROGRAMMABLE LOGIC — 8000 PLD Gates — 96 I/O Pins, 12 Dedicated Inputs, 2 Global Output Enables — 288 Registers


    Original
    1048C Military/883 1048C cpga 476 1048C50LQI 1048C-70 PDF

    PLSI MEANS

    Abstract: ABEL-HDL Reference Manual ispLSI1016 lattice 1996
    Contextual Info: pLSI Device Kit Manual ABEL-HDL and Schematic Design Entry and Development Tool pLSI Device Kit Manual 981-0336-003A June 1996 090-0589-003A Synario Design Automation, a division of Data I/O, has made every attempt to ensure that the information in this document is accurate and complete. Synario


    Original
    81-0336-003A 90-0589-003A PLSI MEANS ABEL-HDL Reference Manual ispLSI1016 lattice 1996 PDF

    Contextual Info: pLSI and pLSI 2064V ® High Density Programmable Logic Features Functional Block Diagram • HIGH DENSITY PROGRAMMABLE LOGIC — 2000 PLD Gates — 64 and 32 I/O Pin Versions, Four Dedicated Inputs — 64 Registers — High Speed Global Interconnect — Wide Input Gating for Fast Counters, State


    Original
    PDF

    44-PIN

    Abstract: 48-PIN
    Contextual Info: ® pLSI and pLSI 2032 High Density Programmable Logic Features Functional Block Diagram • HIGH DENSITY PROGRAMMABLE LOGIC — — — — — • HIGH PERFORMANCE E CMOS TECHNOLOGY fmax = 180 MHz Maximum Operating Frequency tpd = 5.0 ns Propagation Delay


    Original
    PDF

    2128-80LT

    Contextual Info: ® pLSI and pLSI 2128 High-Density Programmable Logic Functional Block Diagram Output Routing Pool ORP Output Routing Pool (ORP) D7 D3 D5 fmax = 100 MHz Maximum Operating Frequency tpd = 10 ns Propagation Delay TTL Compatible Inputs and Outputs Electrically Erasable and Reprogrammable


    Original
    PDF

    PLSI 1024-60LJ

    Contextual Info: Specifications pLSI and pLSI 1024 pLSI and pLSI 1024 ® High-Density Programmable Logic Diagram • HIGH-DENSITY PROGRAMMABLE LOGIC — High-Speed Global Interconnect — 4000 PLD Gates — 48 I/O Pins, Six Dedicated Inputs — 144 Registers — Wide Input Gating for Fast Counters, State


    Original
    Military/883 PLSI 1024-60LJ PDF

    lattice 1016-60LJ

    Abstract: Lattice 1016-80LJ PLSI 1016-60LJ 1016-80LT ispLSI1016
    Contextual Info: Specifications pLSI and pLSI 1016 pLSI and pLSI 1016 ® High-Density Programmable Logic Functional Block Diagram • HIGH-DENSITY PROGRAMMABLE LOGIC — High-Speed Global Interconnect — 2000 PLD Gates — 32 I/O Pins, Four Dedicated Inputs — 96 Registers


    Original
    Military/883 lattice 1016-60LJ Lattice 1016-80LJ PLSI 1016-60LJ 1016-80LT ispLSI1016 PDF

    1048C

    Contextual Info: Specifications pLSI and pLSI 1048C pLSI and pLSI 1048C ® High-Density Programmable Logic Functional Block Diagram Output Routing Pool Output Routing Pool F7 F6 F5 F4 F3 F2 F1 F0 E7 E6 E5 E4 E3 E2 E1 E0 D7 A2 A4 IG N D Q Logic Global Routing Pool GRP


    Original
    1048C Military/883 1048C PDF

    PLSI 1016-60LJ

    Contextual Info: RPR 2 2 1993 pLSÌ 1016 Lattice programmable Large Scale Integration High-Density Programmable Logic Features Functional Block Diagram • PROGRAMMABLE HIGH-DENSITY LOGIC — — — — — Member of Lattice’s pLSI Family High-Speed Global Interconnects


    OCR Scan
    1016-110LJ 44-Pin 1016-90LJ 1016-80LJ 1016-60LJ PLSI 1016-60LJ PDF

    Contextual Info: p L S r 1048 programmable Large Scale Integration Features J Functional Block Diagram • PROGRAMMABLE HIGH DENSITY LOGIC — — — — — Member of Lattice's pLSI Family High Speed Global Interconnects 96 I/O Pins, Ten Dedicated Inputs 288 Registers Wide Input Gating for Fast Counters, State


    OCR Scan
    PLDs83 pLS11048 120-Pin PDF

    Contextual Info: Lattica pLSI and pLSI 2096 I Semiconductor I Corporation High Density Programmable Logic Functional Block Diagram Features • HIGH DENSITY PROGRAMMABLE LOGIC m r ^ ir m ir m ir m O u tp u t R o u tin g P o ol O R P — — — — — 4000 PLD Gates


    OCR Scan
    128-Pin 128-P PDF