MACH ONE Search Results
MACH ONE Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
7UL1G04NX |
![]() |
One-Gate Logic(L-MOS), Inverter, XSON6, -40 to 125 degC | Datasheet | ||
7UL1G125NX |
![]() |
One-Gate Logic(L-MOS), Buffer, XSON6, -40 to 125 degC | Datasheet | ||
7UL1G126NX |
![]() |
One-Gate Logic(L-MOS), Buffer, XSON6, -40 to 125 degC | Datasheet | ||
7UL1G14FU |
![]() |
One-Gate Logic(L-MOS), Schmitt Inverter, SOT-353 (USV), -40 to 125 degC | Datasheet | ||
TC7S04FU |
![]() |
One-Gate Logic(L-MOS), Inverter, SOT-353 (USV), -40 to 85 degC | Datasheet |
MACH ONE Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
MACH5 cpld amd
Abstract: MACH4 cpld amd Vantis mach4 signal path designer
|
Original |
||
Contextual Info: 1 MACH 5 FAMILY MACH 5 Family Fifth Generation MACH Architecture DISTINCTIVE CHARACTERISTICS ◆ ◆ ◆ ◆ ◆ ◆ ◆ Publication# 20446 Amendment/0 Rev: D Issue Date: August 1997 MACH 5 Family ◆ Fifth generation MACH architecture — 100% routable |
Original |
16-038-BGD352-1 DT106 | |
O2 micro
Abstract: mach 3 family
|
Original |
16-038-BGD352-1 DT106 O2 micro mach 3 family | |
Contextual Info: 1 MACH 5 FAMILY Back MACH 5 Family Fifth Generation MACH Architecture DISTINCTIVE CHARACTERISTICS ◆ Fifth generation MACH architecture ◆ ◆ ◆ ◆ ◆ ◆ Publication# 20446 Amendment/+1 Rev: D Issue Date: November 1997 MACH 5 Family ◆ — 100% routable |
Original |
16-038-BGD352-1 DT106 | |
signal path designerContextual Info: Hot Socketing and Mixed Supply Design with MACH 4 and MACH 5 Devices ABSTRACT Vantis provides robust and feature-rich I/O structures on its MACH 4 and MACH 5 families of devices. To take advantage of these features, it is helpful to understand the characteristics on |
Original |
||
Contextual Info: PRELIMINARY AMDB The MACH 5 Family Fifth Generation MACH Architecture DISTINCTIVE CHARACTERISTICS • Fifth generation MACH architecture — 100% routable — Pin-out retention — Four power/speed options per block for maximum performance and lowest power |
OCR Scan |
||
Contextual Info: PRELIMINARY AM D3 The MACH 5 Family Fifth Generation MACH Architecture DISTINCTIVE CHARACTERISTICS • Fifth generation MACH architecture — 100% routable — Pin-out retention — Four power/speed options per block for maximum performance and lowest power |
OCR Scan |
25752b Q03b575 | |
MACH Programmer
Abstract: pic16 icsp 40 pin zif socket dspic programmer pic18 icsp dspic ccs MACH X 40 pin zif connector ccs compiler PIC10
|
Original |
PIC18 40MHz. PIC10, PIC12, PIC14, PIC16, PIC18, PIC24, MACH Programmer pic16 icsp 40 pin zif socket dspic programmer pic18 icsp dspic ccs MACH X 40 pin zif connector ccs compiler PIC10 | |
731 tico
Abstract: tico 731 marking caa TQFP Package AMD tico 731 103 mach 1 family amd
|
OCR Scan |
25752b 0D3bD23 731 tico tico 731 marking caa TQFP Package AMD tico 731 103 mach 1 family amd | |
tms 3755
Abstract: MACH110 MACH111SP MACH211SP MACHpro cpld manual
|
Original |
5/6/7/10/12/15-ns 7/10/12/14/18-ns PQL100 100-Pin 16-038-PQT-2 tms 3755 MACH110 MACH111SP MACH211SP MACHpro cpld manual | |
tico 732
Abstract: TEA1012 CALIFORNIA MICRO DEVICES catalog O2 micro
|
Original |
||
TEA1012
Abstract: marking O227
|
Original |
D-8033 TEA1012 marking O227 | |
TN-003Contextual Info: MACH 5 Timing and High Speed Design j BEYOND PERFORM ANCE INTRODUCTION When implementing a design into a MACH 5 device, it is often critical to understand how the placement of the design will affect the timing. The MACH 5 device has numerous paths a signal |
OCR Scan |
||
TN-002
Abstract: TN0022 34V16
|
Original |
PAL33/34V16) TN-002 TN0022 34V16 | |
|
|||
TN-002
Abstract: MACH 4 34V16
|
Original |
PAL33/34V16) TN-002 MACH 4 34V16 | |
TN-003
Abstract: mach 1 family TN003
|
Original |
||
MACHXL
Abstract: AMD CPLD Mach 1 to 5 M4-256/128 mach 1 to 5 from amd M5128-20
|
Original |
||
TN-003
Abstract: MACH 5 CPLD Family TN003
|
Original |
||
modulator mach zehnder
Abstract: 10 gb laser diode MACH ZEHNDER modulator MACH ZEHNDER Mach-Zehnder modulator bookham mach zehnder modulator bias control mach zehnder LCM155EW5736-64C57 lcm155ew5736 Peltier heatpump
|
Original |
21CFR modulator mach zehnder 10 gb laser diode MACH ZEHNDER modulator MACH ZEHNDER Mach-Zehnder modulator bookham mach zehnder modulator bias control mach zehnder LCM155EW5736-64C57 lcm155ew5736 Peltier heatpump | |
MACH4 cpld amd
Abstract: mach 1 family amd HP3070
|
Original |
16-038-PQR-1 PRH208 MACH4 cpld amd mach 1 family amd HP3070 | |
HP3070
Abstract: HP 2810 teradyne tester test system
|
Original |
MACH5-128 MACH5-128/68-7/10/12/15 MACH5-128/104-7/10/12/15 MACH5-128/120-7/10/12/15 10Flat 16-038-PQR-1 PQR160 MACH5-128/XXX-7/10/12/15 HP3070 HP 2810 teradyne tester test system | |
2A299
Abstract: HP3070 MArking 3A5 AMD CPLD Mach 1 to 5 MACH5-256
|
Original |
MACH5-256 MACH5-256/68-7/10/12/15 MACH5-256/120-7/10/12/15 MACH5-256/104-7/10/12/15 MACH5-256/160-7/10/12/15 16-038-PQR-1 PRH208 MACH5-256/XXX-7/10/12/15 2A299 HP3070 MArking 3A5 AMD CPLD Mach 1 to 5 MACH5-256 | |
HP3070
Abstract: 1b13 107-2-A-12 MACH5 cpld amd
|
Original |
MACH5-192 MACH5-192/68-7/10/12/15 MACH5-192/104-7/10/12/15 MACH5-192/120-7/10/12/15 MACH5-192/160-7/10/12/15 16-038-PQR-1 PQR208 MACH5-192/XXX-7/10/12/15 HP3070 1b13 107-2-A-12 MACH5 cpld amd | |
vhdl code for a 9 bit parity generator
Abstract: pci target verilog hdl code for parity generator vhdl code for 4 bit even parity generator vhdl code for 9 bit parity generator pci initiator in verilog pci verilog code Signal Path DESIGNER
|
Original |
33MHz, 32-Bit vhdl code for a 9 bit parity generator pci target verilog hdl code for parity generator vhdl code for 4 bit even parity generator vhdl code for 9 bit parity generator pci initiator in verilog pci verilog code Signal Path DESIGNER |