M13S5121632A Search Results
M13S5121632A Datasheets Context Search
| Catalog Datasheet | Type | Document Tags | |
|---|---|---|---|
| Contextual Info: ESM T M13S5121632A 2R DDR SDRAM 8M x 16 Bit x 4 Banks Double Data Rate SDRAM Features  Double-data-rate architecture, two data transfers per clock cycle  Bi-directional data strobe (DQS)  Differential clock inputs (CLK and CLK )  DLL aligns DQ and DQS transition with CLK transition | Original | M13S5121632A | |
| Contextual Info: ESMT M13S5121632A 2A DDR SDRAM 8M x 16 Bit x 4 Banks Double Data Rate SDRAM Features z JEDEC Standard z Internal pipelined double-data-rate architecture, two data access per clock cycle z Bi-directional data strobe (DQS) z On-chip DLL z Differential clock inputs (CLK and CLK ) | Original | M13S5121632A | |
| Contextual Info: ESMT M13S5121632A 2R DDR SDRAM 8M x 16 Bit x 4 Banks Double Data Rate SDRAM Features  Double-data-rate architecture, two data transfers per clock cycle  Bi-directional data strobe (DQS)  Differential clock inputs (CLK and CLK )  DLL aligns DQ and DQS transition with CLK transition | Original | M13S5121632A | |
| Contextual Info: ESMT M13S5121632A 2R DDR SDRAM 8M x 16 Bit x 4 Banks Double Data Rate SDRAM Features  Double-data-rate architecture, two data transfers per clock cycle  Bi-directional data strobe (DQS)  Differential clock inputs (CLK and CLK )  DLL aligns DQ and DQS transition with CLK transition | Original | M13S5121632A | |
| BA0L 3B
Abstract: m13s5121632a 
 | Original | M13S5121632A BA0L 3B m13s5121632a | |
| DDR SDRAMContextual Info: ESMT M13S5121632A 2S DDR SDRAM 8M x 16 Bit x 4 Banks Double Data Rate SDRAM Features  Double-data-rate architecture, two data transfers per clock cycle  Bi-directional data strobe (DQS)  Differential clock inputs (CLK and CLK )  DLL aligns DQ and DQS transition with CLK transition | Original | M13S5121632A DDR SDRAM | |
| Contextual Info: ESM T M13S5121632A 2A DDR SDRAM 8M x 16 Bit x 4 Banks Double Data Rate SDRAM Features JEDEC Standard Internal pipelined double-data-rate architecture, two data access per clock cycle Bi-directional data strobe (DQS) On-chip DLL Differential clock inputs (CLK and CLK ) | Original | M13S5121632A | |
| m13s5121632aContextual Info: ESMT M13S5121632A DDR SDRAM 8M x 16 Bit x 4 Banks Double Data Rate SDRAM Features z JEDEC Standard z Internal pipelined double-data-rate architecture, two data access per clock cycle z Bi-directional data strobe DQS z On-chip DLL z Differential clock inputs (CLK and CLK ) | Original | M13S5121632A m13s5121632a |