LOGIC DIAGRAM OF IC Search Results
LOGIC DIAGRAM OF IC Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
SCC433T-K03-004 | Murata Manufacturing Co Ltd | 2-Axis Gyro, 3-axis Accelerometer combination sensor | |||
MRMS791B | Murata Manufacturing Co Ltd | Magnetic Sensor | |||
SCC433T-K03-05 | Murata Manufacturing Co Ltd | 2-Axis Gyro, 3-axis Accelerometer combination sensor | |||
SCC433T-K03-PCB | Murata Manufacturing Co Ltd | 2-Axis Gyro, 3-axis Accelerometer combination sensor on Evaluation Board | |||
D1U54T-M-2500-12-HB4C | Murata Manufacturing Co Ltd | 2.5KW 54MM AC/DC 12V WITH 12VDC STBY BACK TO FRONT AIR |
LOGIC DIAGRAM OF IC Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
16L8A
Abstract: 16R8 214Z Fairchild logic/connection diagrams ttl 16L8 16R4 16R6 16R8A 16R8ADC
|
OCR Scan |
16L8A, 16R8A, 16R6A, 16R4A 16L8A 20-pin 16R8 214Z Fairchild logic/connection diagrams ttl 16L8 16R4 16R6 16R8A 16R8ADC | |
Contextual Info: 16L8A, 16R8A, 16R6A, 16R4A Programmable Logic Array FA IR C H ILD A Schlum berger Company September 1986 PRELIMINARY INFORMATION WL Memory & High Speed Logic Description Connection Diagram The FASTPLA 16L8A Series of high-performance bipolar programmable logic arrays provide 25 ns maximum |
OCR Scan |
16L8A, 16R8A, 16R6A, 16R4A 16L8A 20-pin | |
Contextual Info: ispLSI 2064V High-Density Programmable Logic Features Functional Block Diagram • HIGH-DENSITY PROGRAMMABLE LOGIC • • • ispEXPERT – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING — Superior Quality of Results |
Original |
064V-80LJ84 84-Pin 064V-80LT100 100-Pin 064V-80LJ44 44-Pin 064V-80LT44 064V-60LJ84 | |
Contextual Info: L 16L8B, 16R8B, 1 16R6B, 16R4B Programmable Logic Array F A IR C H IL D A Schlumberger Company September 1986 PRELIMINARY INFORMATION Memory & High Speed Logic Description Connection Diagram The FASTPLA 16L8B Series of high-performance bipolar programmable logic arrays provide 15 ns maximum |
OCR Scan |
16L8B, 16R8B, 16R6B, 16R4B 16L8B 20-pin 20-Pe | |
TDA 2388
Abstract: PLA 16L8 16L8B CQR19 16L8 16R4 16R6 16R8 PAL 16L8B
|
OCR Scan |
16L8B, 16R8B, 16R6B, 16R4B 16L8B 20-pin 20-Pln TDA 2388 PLA 16L8 CQR19 16L8 16R4 16R6 16R8 PAL 16L8B | |
EP310 programmable
Abstract: Altera ep310
|
OCR Scan |
EP310 EP310 programmable Altera ep310 | |
Contextual Info: Lattice ispLSr 1048 in-system programmable Large Scale Integration High-Density Programmable Logic Features Functional Block Diagram IN-SYSTEM PROGRAMMABLE HIGH-DENSITY LOGIC — Member of Lattice’s ispLSI Family — Fully Compatible with Lattice's pLSI Family |
OCR Scan |
ispLS11048 1048-80LQ 120-Pin 1048-70LQ 1048-50LQ | |
yd4aContextual Info: ispLSI and pLSI 2128V ® 3.3V High-Density Programmable Logic Features Functional Block Diagram* • HIGH DENSITY PROGRAMMABLE LOGIC • HIGH PERFORMANCE E2CMOS® TECHNOLOGY Electrically Erasable and Reprogrammable Non-Volatile 100% Tested at Time of Manufacture |
Original |
||
isplsi device layoutContextual Info: 2 2 1993 in-system programmable Large Scale Integration High-Density Programmable Logic Functional Block Diagram Features • IN-SYSTEM PROGRAMMABLE HIGH-DENSITY LOGIC — Member of Lattice’s ispLSI Family — Fully Compatible with Lattice's pLSI Family |
OCR Scan |
ispLS11032 84-Pin 1032-90LJ 1032-80LJ 1032-60LJ isplsi device layout | |
Contextual Info: Lattice ispLSI 1016 in-system programmable Large Scale Integration High-Density Programmable Logic Features Functional Block Diagram • IN-SYSTEM PROGRAMMABLE HIGH-DENSITY LOGIC — Member of Lattice’s ispLSI Family — Fully Compatible with Lattice's pLSI Family |
OCR Scan |
ispLS11016 44-Pin 1016-60U 1016-60LJI | |
Contextual Info: I Lattirp mmm \ J pLsr 1024 w Droarammable Intearation programmable Larae Large Scale Integration High-Density Programmable Logic Features Functional Block Diagram □ • PROGRAMMABLE HIGH-DENSITY LOGIC — — — — — Member of Lattice’s pLSI Family |
OCR Scan |
pLS11024 1024-90LJ 68-Pin 1024-80LJ 1024-60LJ 1024-60LJI 1024-60LH/883 | |
10198
Abstract: 93L22 K9F1G08U0C-PCB0 93L22DMQB 93L22FMQB C1995 J16A W16A
|
Original |
93L22 93L22 93L22DMQB 93L22FMQB 10198 K9F1G08U0C-PCB0 93L22FMQB C1995 J16A W16A | |
Contextual Info: APP S? Î993 pLSÌ 1024 Lattice programmable Large Scale Integration High-Density Programmable Logic Functional Block Diagram Features U • PROGRAMMABLE HIGH-DENSITY LOGIC — — — — — Member of Lattice’s pLSI Family High-Speed Global Interconnects |
OCR Scan |
pLS11024 1024-90LJ 68-Pin 1024-80LJ 1024-60LJ 1024-60LJI | |
PLSI 1016-60LJContextual Info: RPR 2 2 1993 pLSÌ 1016 Lattice programmable Large Scale Integration High-Density Programmable Logic Features Functional Block Diagram • PROGRAMMABLE HIGH-DENSITY LOGIC — — — — — Member of Lattice’s pLSI Family High-Speed Global Interconnects |
OCR Scan |
1016-110LJ 44-Pin 1016-90LJ 1016-80LJ 1016-60LJ PLSI 1016-60LJ | |
|
|||
Contextual Info: in-system programmable Large Scale Integration High-Density Programmable Logic Functional Block Diagram Features • IN-SYSTEM PROGRAMMABLE HIGH-DENSITY LOGIC — Member of Lattice's ispLSI Family — Fully Compatible with Lattice's pLSI Family — High-Speed Global Interconnects |
OCR Scan |
ispLSI1016 1016-XXX ispLS11016 1016-110LJ 44-Pin 1016-90LJ 1016-80LJ | |
lattice 1996
Abstract: 44-PIN 48-PIN isplsi device layout
|
Original |
||
Contextual Info: L a tti pp \J pLS11016 Droarammable Intearation programmable Larae Large Scale Integration High-Density Programmable Logic Features Functional Block Diagram • PROGRAMMABLE HIGH-DENSITY LOGIC — — — — — Member of Lattice's pLSI Family High-Speed Global Interconnects |
OCR Scan |
pLS11016 1016-110LJ 44-Pin 1016-90LJ 1016-80LJ 1016-60LJ | |
Contextual Info: APR 2 2 1993 ispLSÎ 1024 in-system programmable Large Scale Integration High-Density Programmable Logic Features _ B Functional Block Diagram • IN-SYSTEM PROGRAMMABLE HIGH-DENSITY LOGIC — — — — — — Member of Lattice’s ispLSI Family |
OCR Scan |
68-Pin ispLS11024 1024-90LJ 1024-80LJ 1024-60LJ | |
44-PIN
Abstract: 48-PIN PLSI2032 lattice 1996 isplsi device layout
|
Original |
||
Contextual Info: APR 2 2 19» Lattirp H I pLS11048 m# Droarammable Intearation programmable LaraeScale Large Scale Integration High-Density Programmable Logic Functional Block Diagram Features • PROGRAMMABLE HIGH-DENSITY LOGIC Tm Member of Lattice’s pLSI Family High-Speed Global Interconnects |
OCR Scan |
pLS11048 1048-80LQ 120-Pin 1048-70LQ 1048-50LQ 1048-50LQI | |
Contextual Info: ispLSI 2128V 3.3V High Density Programmable Logic Features Functional Block Diagram* • HIGH DENSITY PROGRAMMABLE LOGIC fmax = 80 MHz Maximum Operating Frequency tpd = 10 ns Propagation Delay Electrically Erasable and Reprogrammable Non-Volatile 100% Tested at Time of Manufacture |
Original |
128V-80LT100 100-Pin 128V-80LJ84 84-Pin 128V-60LT176 176-Pin 128V-60LQ160 160-Pin 128V-60LT100 | |
Contextual Info: pLs/81016 I a ttirp m \ß W l li I w Droarammable Intearation programmable Larae Large Scale Integration High-Density Programmable Logic Functional Block Diagram Features • PROGRAMMABLE HIGH-DENSITY LOGIC — — — — — Member of Lattice’s pLSI Family |
OCR Scan |
pLs/81016 pLS11016 1016-90LJ 1016-80LJ 1016-60LJ 1016-60LJI | |
EP310 programmable
Abstract: EP310-3 Altera ep310 EP310
|
OCR Scan |
EP310 30MHz EP310 programmable EP310-3 Altera ep310 EP310 | |
isplsi device layoutContextual Info: APR 2 2 1993 ispLSÎ 1016 in-system programmable Large Scale Integration High-Density Programmable Logic Functional Block Diagram Features • IN-SYSTEM PROGRAMMABLE HIGH-DENSITY LOGIC — Member of Lattice’s ispLSI Family — Fully Compatible with Lattice's pLSI Family |
OCR Scan |
ispLS11016 ispLS11016-110LJ 44-Pin 1016-90LJ 1016-80LJ 1016-60LJ isplsi device layout |