CY7C1250V18 Search Results
CY7C1250V18 Datasheets (6)
| Part | ECAD Model | Manufacturer | Description | Datasheet Type | PDF Size | Page count | |
|---|---|---|---|---|---|---|---|
| CY7C1250V18 | 
 
 | 
36-Mbit DDR-II+ SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency) | Original | 1.09MB | 27 | ||
| CY7C1250V18-333BZC | 
 
 | 
Memory, Integrated Circuits (ICs), IC SRAM 36MBIT 333MHZ 165FBGA | Original | 27 | |||
| CY7C1250V18-333BZC | 
 
 | 
36-Mbit DDR-II+ SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency) | Original | 936.24KB | 24 | ||
| CY7C1250V18-333BZI | 
 
 | 
36-Mbit DDR-II+ SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency); Architecture: DDR-II+ CIO, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V | Original | 936.24KB | 24 | ||
| CY7C1250V18-333BZXC | 
 
 | 
Memory, Integrated Circuits (ICs), IC SRAM 36MBIT 333MHZ 165FBGA | Original | 27 | |||
| CY7C1250V18-333BZXC | 
 
 | 
36-Mbit DDR-II+ SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency); Architecture: DDR-II+ CIO, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V | Original | 936.24KB | 24 | 
CY7C1250V18 Price and Stock
Infineon Technologies AG CY7C1250V18-333BZCIC SRAM 36MBIT PARALLEL 165FBGA | 
|||||||||||
| Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
 
 | 
CY7C1250V18-333BZC | Tray | 105 | 
  | 
Buy Now | ||||||
Rochester Electronics LLC CY7C1250V18-333BZCIC SRAM 36MBIT PARALLEL 165FBGA | 
|||||||||||
| Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
 
 | 
CY7C1250V18-333BZC | Tray | 3 | 
  | 
Buy Now | ||||||
Infineon Technologies AG CY7C1250V18-333BZXCIC SRAM 36MBIT PARALLEL 165FBGA | 
|||||||||||
| Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
 
 | 
CY7C1250V18-333BZXC | Tray | 105 | 
  | 
Buy Now | ||||||
Rochester Electronics LLC CY7C1250V18-333BZXCIC SRAM 36MBIT PARALLEL 165FBGA | 
|||||||||||
| Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
 
 | 
CY7C1250V18-333BZXC | Tray | 3 | 
  | 
Buy Now | ||||||
Cypress Semiconductor CY7C1250V18-333BZXCSRAM Chip Sync Single 1.8V 36M-bit 1M x 36 0.45ns 165-Pin FBGA Tray | 
|||||||||||
| Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
 
 | 
CY7C1250V18-333BZXC | 121 | 25 | 
  | 
Buy Now | ||||||
 
 | 
CY7C1250V18-333BZXC | 121 | 1 | 
  | 
Buy Now | ||||||
CY7C1250V18 Datasheets Context Search
| Catalog Datasheet | Type | Document Tags | |
|---|---|---|---|
| 
 Contextual Info: THIS SPEC IS OBSOLETE Spec No: 001-06348 Spec Title: CY7C1248V18, CY7C1250V18 36-Mbit DDR II+ SRAM 2-Word Burst Architecture 2.0 Cycle Read Latency Sunset Owner: Jayasree Nayar Replaced by: None CY7C1248V18 CY7C1250V18 36-Mbit DDR II+ SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)  | 
 Original  | 
CY7C1248V18, CY7C1250V18 36-Mbit CY7C1248V18 CY7C1250V18 | |
CY7C1250V18-333BZC
Abstract: CY7C1246V18 CY7C1248V18 CY7C1250V18 CY7C1257V18 
  | 
 Original  | 
CY7C1246V18 CY7C1257V18 CY7C1248V18 CY7C1250V18 36-Mbit CY7C1246V18, CY7C1257V18, CY7C1248V18, CY7C1250V18 CY7C1250V18-333BZC CY7C1246V18 CY7C1248V18 CY7C1257V18 | |
CY7C1250V18-333BZC
Abstract: CY7C1248V18 CY7C1250V18 
  | 
 Original  | 
CY7C1248V18 CY7C1250V18 36-Mbit CY7C1248V18, CY7C1250V18 CY7C1250V18-333BZC CY7C1248V18 | |
| 
 Contextual Info: CY7C1257V18 CY7C1248V18 CY7C1250V18 PRELIMINARY 36-Mbit DDR-II+ SRAM 2-Word Burst Architecture 2.0 Cycle Read Latency Features Functional Description • 36-Mbit density (4M x 9, 2M x 18, 1M x 36) The CY7C1257V18, CY7C1248V18, and CY7C1250V18 are 1.8V Synchronous Pipelined SRAM equipped with DDR-II+  | 
 Original  | 
CY7C1257V18 CY7C1248V18 CY7C1250V18 36-Mbit CY7C1257V18/CY7C1248V18/CY7C1250V18 | |
CY7C1246V18
Abstract: CY7C1248V18 CY7C1250V18 CY7C1257V18 
  | 
 Original  | 
CY7C1246V18, CY7C1257V18 CY7C1248V18, CY7C1250V18 36-Mbit CY7C1257V18, CY7C1250V18 CY7C1246V18 CY7C1248V18 CY7C1257V18 | |
CY7C1248V18
Abstract: CY7C1250V18 Cypress QDR 
  | 
 Original  | 
CY7C1248V18 CY7C1250V18 36-Mbit CY7C1248V18, CY7C1250V18 CY7C1248V18 Cypress QDR | |
renesas ordering guide
Abstract: CY7C1248V18-BWS0 
  | 
 Original  | 
CY7C1248V18 CY7C1250V18 36-Mbit 165-bas renesas ordering guide CY7C1248V18-BWS0 | |
| 
 Contextual Info: CY7C1246V18 CY7C1257V18 CY7C1248V18 CY7C1250V18 36-Mbit DDR-II+ SRAM 2-Word Burst Architecture 2.0 Cycle Read Latency Features Functional Description • • • • 36-Mbit density (4M x 8, 4M x 9, 2M x 18, 1M x 36) 300 MHz to 375 MHz clock for high bandwidth  | 
 Original  | 
CY7C1246V18 CY7C1257V18 CY7C1248V18 CY7C1250V18 36-Mbit |