CLA5000 SERIES Search Results
CLA5000 SERIES Result Highlights (5)
| Part | ECAD Model | Manufacturer | Description | Download | Buy | 
|---|---|---|---|---|---|
| 11C90DM | 
 
 | 
11C90 - Prescaler, ECL Series | 
 | 
||
| MD8212/B | 
 
 | 
8212 - Registered Bus Transceiver, 82 Series, 8-Bit, True Output | 
 | 
||
| 54AC14/QCA | 
 
 | 
54AC14 - Inverter, AC Series, 6-Func, 1-Input, CMOS - Dual marked (5962-8762401CA) | 
 | 
||
| 54ACTQ32/QCA | 
 
 | 
54ACTQ32 - OR Gate, ACT Series, 4-Func, 2-Input, CMOS, - Dual marked (5962-8973601CA) | 
 | 
||
| 5962-8672601EA | 
 
 | 
Parity Generator/Checker, S Series, 12-Bit, Inverted Output, TTL - Dual marked (93S48/BEA) | 
 | 
CLA5000 SERIES Datasheets Context Search
| Catalog Datasheet | Type | Document Tags | |
|---|---|---|---|
| 
 Contextual Info: ^ Semiconductors _ CLA5000 series MICROGATE-C CLA5000 SERIES Microgate-C is a semi-custom design technique for the production of high density, high performance gate arrays on Plessey S em iconductors 2-m icron Isoplanar CMOS process. The CLA5000 range of gate arrays offers ideal single chip  | 
 OCR Scan  | 
CLA5000 | |
A202I
Abstract: CLA5000 2A20 3-input xnor cla52 plessey application note an 112 202A2I CI 3060 elsys CLA5000 Series 2A202I 
  | 
 OCR Scan  | 
CLA5000 A202I 2A20 3-input xnor cla52 plessey application note an 112 202A2I CI 3060 elsys CLA5000 Series 2A202I | |
24 volt dc to 110 volt ac inverter schematic
Abstract: O2-A2 CLA62 MVA500 
  | 
 Original  | 
CLA60000 70MHz. 24 volt dc to 110 volt ac inverter schematic O2-A2 CLA62 MVA500 | |
O2-A2
Abstract: CLA60000 16-LINE TO 4-LINE PRIORITY ENCODERS DRF4T101 4 bit binary multiplier Gray to BCD converter CLA5000 J K flip-flop CLA64 design octal counter using j-k flipflop 
  | 
 Original  | 
CLA60000 70MHz. O2-A2 16-LINE TO 4-LINE PRIORITY ENCODERS DRF4T101 4 bit binary multiplier Gray to BCD converter CLA5000 J K flip-flop CLA64 design octal counter using j-k flipflop | |
| 
 Contextual Info: PLESSIEY SEMICONDUCTORS Appendix 7 ; CLA60000 SERIES CHANNELLESS CMOS GATE ARRAYS Supersedes December 1988 Edition This advanced family o f gate arrays uses many innovative techniques to achieve 110K gates pa r ch'p - system clock speeds in excess o f 70MHz are achievable. The combinatbn  | 
 OCR Scan  | 
CLA60000 70MHz | |
CLA60000
Abstract: zarlink cla5000 CLA5000 16-LINE TO 4-LINE PRIORITY ENCODERS 4 bit binary multiplier CLA5000 Series Zarlink gate array RAD32D MVA50 
  | 
 Original  | 
CLA60000 70MHz. zarlink cla5000 CLA5000 16-LINE TO 4-LINE PRIORITY ENCODERS 4 bit binary multiplier CLA5000 Series Zarlink gate array RAD32D MVA50 |