SCAS19 Search Results
SCAS19 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
A115-A
Abstract: SN74ACT1073 SN74ACT1073DW SN74ACT1073DWR SN74ACT1073NSR
|
Original |
SN74ACT1073 16-BIT SCAS193A 000-V A114-A) A115-A) A115-A SN74ACT1073 SN74ACT1073DW SN74ACT1073DWR SN74ACT1073NSR | |
SN74ACT7803
Abstract: SN74ACT7805 SN74ACT7813
|
OCR Scan |
SN74ACT7803 SCAS191 50-pF Tbl723 6S8303 SN74ACT7803 SN74ACT7805 SN74ACT7813 | |
R-PDSO-G* Package
Abstract: A115-A SN74ACT1073 SN74ACT1073DW SN74ACT1073DWR SN74ACT1073NSR
|
Original |
SN74ACT1073 16-BIT SCAS193A 000-V A114-A) A115-A) R-PDSO-G* Package A115-A SN74ACT1073 SN74ACT1073DW SN74ACT1073DWR SN74ACT1073NSR | |
SN74ACT1071
Abstract: SN74ACT1071D SN74ACT1071DE4 SN74ACT1071DG4 SN74ACT1071DR SN74ACT1071DRE4
|
Original |
SN74ACT1071 10-BIT SCAS192 D3994, MIL-STD-883C, SN74ACT1071 SN74ACT1071D SN74ACT1071DE4 SN74ACT1071DG4 SN74ACT1071DR SN74ACT1071DRE4 | |
74ACT16475
Abstract: 54ACT16475
|
Original |
54ACT16475, 74ACT16475 18-BIT SCAS198A 500-mA 300-mil 25-mil 380-mil 25-mil ACT16475 74ACT16475 54ACT16475 | |
SN74ACT1071
Abstract: d3994
|
Original |
SN74ACT1071 10-BIT SCAS192 D3994, MIL-STD-883C, SN74ACT1071 d3994 | |
SN74ACT8994
Abstract: PIN CONFIGURATION pci 32 bit 5 v
|
Original |
SN74ACT8994 SCAS196E 1024-Word 16-Bit SN74ACT8994 PIN CONFIGURATION pci 32 bit 5 v | |
JW333
Abstract: lm 7803
|
OCR Scan |
SN74ACT7803 SCAS191A JW333 lm 7803 | |
SN74ACT1071Contextual Info: SN74ACT1071 10-BIT BUS-TERMINATION ARRAY WITH BUS-HOLD FUNCTION SCAS192 – D3994, MARCH 1992 – REVISED APRIL 1993 • • • • • • • D PACKAGE TOP VIEW Designed to Ensure Defined Voltage Levels on Floating Bus Lines in CMOS Systems Reduces Undershoot and Overshoot |
Original |
SN74ACT1071 10-BIT SCAS192 D3994, MIL-STD-883C, SN74ACT1071 | |
Contextual Info: SN74ACT1073 16-BIT BUS-TERMINATION ARRAY WITH BUS-HOLD FUNCTION SCAS193A − MARCH 1992 − REVISED NOVEMBER 2002 DW OR NS PACKAGE TOP VIEW D Designed to Ensure Defined Voltage Levels D D D D D D D D on Floating Bus Lines in CMOS Systems 4.5-V to 5.5-V VCC Operation |
Original |
SN74ACT1073 16-BIT SCAS193A 000-V A114-A) A115-A) | |
Contextual Info: 74AC11590 8ĆBIT BINARY COUNTER WITH REGISTERED 3ĆSTATE OUTPUTS ą SCAS194 − D3988, MARCH 1992 − REVISED APRIL 1993 • • • • • • • DW OR N PACKAGE TOP VIEW Parallel Registered Outputs Internal Counters Have Direct Clear Flow-Through Architecture Optimizes |
Original |
74AC11590 SCAS194 D3988, 500-mA 300-mil | |
Contextual Info: SN74ACT1071 10-BIT BUS-TERMINATION ARRAY WITH BUS-HOLD FUNCTION SCAS192 – D3994, MARCH 1992 – REVISED APRIL 1993 • • • • • • • D PACKAGE TOP VIEW Designed to Ensure Defined Voltage Levels on Floating Bus Lines in CMOS Systems Reduces Undershoot and Overshoot |
Original |
SN74ACT1071 10-BIT SCAS192 D3994, MIL-STD-883C, | |
74ACT16475Contextual Info: 54ACT16475, 74ACT16475 18-BIT REGISTERED TRANSCEIVERS WITH 3-STATE OUTPUTS SCAS198A – OCTOBER 1990 – REVISED APRIL 1996 D D D D D D D D Members of the Texas Instruments Widebus Family Inputs Are TTL-Voltage Compatible 3-State Inverting Outputs Flow-Through Architecture Optimizes |
Original |
54ACT16475, 74ACT16475 18-BIT SCAS198A 500-mA 300-mil 25-mil 380-mil 54ACT16475 | |
Contextual Info: SN74ACT7813 64 x 18 CLOCKED FIRST-IN, FIRST-OUT MEMORY SCAS199B – JANUARY 1991 – REVISED APRIL 1998 D D D D D D D D D D D D D Member of the Texas Instruments Widebus Family Free-Running Read and Write Clocks Can Be Asynchronous or Coincident Read and Write Operations Synchronized |
Original |
SN74ACT7813 SCAS199B 50-pF SN74ACT78 | |
|
|||
74AC11590Contextual Info: 74AC11590 8-BIT BINARY COUNTER WITH REGISTERED 3-STATE OUTPUTS SCAS194 – D3988, MARCH 1992 – REVISED APRIL 1993 • • • • • • • DW OR N PACKAGE TOP VIEW Parallel Registered Outputs Internal Counters Have Direct Clear Flow-Through Architecture Optimizes |
Original |
74AC11590 SCAS194 D3988, 500-mA 300-mil 74AC11590 | |
Contextual Info: 74ACT11590 8ĆBIT BINARY COUNTER WITH REGISTERED 3ĆSTATE OUTPUTS ą SCAS195 − D3989, MARCH 1992 − REVISED APRIL 1993 • • • • • • • • DW OR N PACKAGE TOP VIEW Inputs Are TTL-Voltage Compatible Parallel Registered Outputs Internal Counters Have Direct Clear |
Original |
74ACT11590 SCAS195 D3989, 500-mA 300-mil | |
ACT8990
Abstract: SN54ACT8990 SN74ACT8990
|
Original |
SN54ACT8990, SN74ACT8990 16-BIT SCAS190E ACT8990 SN54ACT8990 SN74ACT8990 | |
act7813Contextual Info: SN74ACT7813 64 x 18 CLOCKED FIRST-IN, FIRST-OUT MEMORY SCAS199B – JANUARY 1991 – REVISED APRIL 1998 D D D D D D D D D D D D D Member of the Texas Instruments Widebus Family Free-Running Read and Write Clocks Can Be Asynchronous or Coincident Read and Write Operations Synchronized |
Original |
SN74ACT7813 SCAS199B 50-pF SN74ACT78struments act7813 | |
Contextual Info: SN74ACT7803 512 x 18 CLOCKED FIRST-IN, FIRST-OUT MEMORY SCAS191C – MARCH 1991 – REVISED APRIL 1998 D D D D D D D D D D D D D Member of the Texas Instruments Widebus Family Free-Running Read and Write Clocks Can Be Asynchronous or Coincident Read and Write Operations Synchronized |
Original |
SN74ACT7803 SCAS191C 50-pF SN74ACT78struments | |
Contextual Info: SN74ACT1071 10-BIT BUS-TERMINATION ARRAY WITH BUS-HOLD FUNCTION SCAS192 – D3994, MARCH 1992 – REVISED APRIL 1993 • • • • • • • D PACKAGE TOP VIEW Designed to Ensure Defined Voltage Levels on Floating Bus Lines in CMOS Systems Reduces Undershoot and Overshoot |
Original |
SN74ACT1071 10-BIT SCAS192 D3994, MIL-STD-883C, | |
w65 transistor
Abstract: SN74ACT7803 SN74ACT7805 SN74ACT7813
|
Original |
SN74ACT7813 SCAS199 50-pF w65 transistor SN74ACT7803 SN74ACT7805 SN74ACT7813 | |
A115-A
Abstract: SN74ACT1073 SN74ACT1073DW SN74ACT1073DWR SN74ACT1073NSR
|
Original |
SN74ACT1073 16-BIT SCAS193A 000-V A114-A) A115-A) A115-A SN74ACT1073 SN74ACT1073DW SN74ACT1073DWR SN74ACT1073NSR | |
Contextual Info: SN74ACT7813 64 x 18 CLOCKED FIRST-IN, FIRST-OUT MEMORY SCAS199B – JANUARY 1991 – REVISED APRIL 1998 D D D D D D D D D D D D D Member of the Texas Instruments Widebus Family Free-Running Read and Write Clocks Can Be Asynchronous or Coincident Read and Write Operations Synchronized |
Original |
SN74ACT7813 SCAS199B 50-pF | |
Contextual Info: SN74ACT1073 16-BIT BUS-TERMINATION ARRAY WITH BUS-HOLD FUNCTION SCAS193A – MARCH 1992 – REVISED NOVEMBER 2002 D D D D D D D D D DW OR NS PACKAGE TOP VIEW Designed to Ensure Defined Voltage Levels on Floating Bus Lines in CMOS Systems 4.5-V to 5.5-V VCC Operation |
Original |
SN74ACT1073 16-BIT SCAS193A 000-V A114-A) A115-A) |