Part Number
    Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    EDS2532AA Search Results

    EDS2532AA Datasheets (15)

    Part ECAD Model Manufacturer Description Datasheet Type PDF PDF Size Page count
    EDS2532AABH
    Elpida Memory 256M bits SDRAM Original PDF 622.68KB 48
    EDS2532AABH-60-E
    Elpida Memory 256M bits SDRAM Original PDF 622.68KB 48
    EDS2532AABH-60L-E
    Elpida Memory 256M bits SDRAM Original PDF 622.68KB 48
    EDS2532AABH-6B
    Elpida Memory 256M Bits SDRAM (8M words x 32-Bits) Original PDF 692.57KB 48
    EDS2532AABH-6B-E
    Elpida Memory 256M Bits SDRAM (8M words x 32-Bits) Original PDF 692.57KB 48
    EDS2532AABH-6BL-E
    Elpida Memory 256M Bits SDRAM (8M words x 32-Bits) Original PDF 692.57KB 48
    EDS2532AABH-75
    Elpida Memory 256M Bits SDRAM (8M Words x 32-Bits) Original PDF 649.97KB 48
    EDS2532AABH-75-E
    Elpida Memory 256M Bits SDRAM (8M words x 32-Bits) Original PDF 649.97KB 48
    EDS2532AABH-75L-E
    Elpida Memory 256M Bits SDRAM (8M words x 32-Bits) Original PDF 649.97KB 48
    EDS2532AABJ-6B
    Elpida Memory 256M bits SDRAM (8M words x 32 bits) Original PDF 621.38KB 48
    EDS2532AABJ-6B-E
    Elpida Memory 256M bits SDRAM (8M words x 32 bits) Original PDF 621.39KB 48
    EDS2532AABJ-6BL-E
    Elpida Memory 256M bits SDRAM (8M words x 32 bits) Original PDF 621.38KB 48
    EDS2532AABJ-75
    Elpida Memory 256M bits SDRAM (8M words x 32 bits) Original PDF 644.74KB 48
    EDS2532AABJ-75-E
    Elpida Memory 256M bits SDRAM (8M words x 32 bits) Original PDF 644.74KB 48
    EDS2532AABJ-75L-E
    Elpida Memory 256M bits SDRAM (8M words x 32 bits) Original PDF 644.74KB 48

    EDS2532AA Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    EDS2532AABJ-6B

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABJ-6B 8M words x 32 bits Description Pin Configurations The EDS2532AABJ is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    EDS2532AABJ-6B EDS2532AABJ 90-ball 166MHz M01E0107 E0509E30 EDS2532AABJ-6B PDF

    EDS2532AABJ-6B

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABJ-6B 8M words x 32 bits Pin Configurations • Density: 256M bits • Organization ⎯ 2M words × 32 bits × 4 banks • Package: 90-ball FBGA ⎯ Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 3.3V ± 0.3V


    Original
    EDS2532AABJ-6B 90-ball 166MHz cycles/64ms M01E0107 E0509E40 EDS2532AABJ-6B PDF

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABH-75 8M words x 32 bits Description Pin Configurations The EDS2532AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    EDS2532AABH-75 EDS2532AA 90-ball 133MHz M01E0107 E0493E20 PDF

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABH-1AR2 8M words x 32 bits Description Pin Configurations The EDS2532AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    EDS2532AABH-1AR2 EDS2532AA 90-ball 100MHz M01E0107 E0517E10 PDF

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABH-75 8M words x 32 bits Description Pin Configurations The EDS2532AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    EDS2532AABH-75 EDS2532AA 90-ball 133MHz M01E0107 E0493E10 PDF

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABH-6B 8M words x 32 bits Description Pin Configurations The EDS2532AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    EDS2532AABH-6B EDS2532AA 90-ball 166MHz M01E0107 E0494E20 PDF

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABH-75 8M words x 32 bits Description Pin Configurations The EDS2532AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    EDS2532AABH-75 EDS2532AA 90-ball 133MHz M01E0107 E0493E20 PDF

    EDS2532AABH

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABH-1AR2 8M words x 32 bits Pin Configurations The EDS2532AABH is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock. It is packaged in 90-ball FBGA.


    Original
    EDS2532AABH-1AR2 EDS2532AABH 90-ball 100MHz M01E0107 E0517E20 PDF

    EDS2532AABH-75

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABH-75 8M words x 32 bits Pin Configurations • Density: 256M bits • Organization ⎯ 2M words × 32 bits × 4 banks • Package: 90-ball FBGA ⎯ Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 3.3V ± 0.3V


    Original
    EDS2532AABH-75 90-ball 133MHz cycles/64ms M01E0107 E0493E40 EDS2532AABH-75 PDF

    EDS2532AABH-75

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABH-75 8M words x 32 bits Specifications Pin Configurations • Density: 256M bits • Organization  2M words × 32 bits × 4 banks • Package: 90-ball FBGA  Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 3.3V ± 0.3V


    Original
    EDS2532AABH-75 90-ball 133MHz cycles/64ms M01E0107 E0493E40 EDS2532AABH-75 PDF

    EDS2532AABH

    Abstract: EDS2532AABH-6B
    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABH-6B 8M words x 32 bits Description Pin Configurations The EDS2532AABH is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    EDS2532AABH-6B EDS2532AABH 90-ball 166MHz M01E0107 E0494E40 EDS2532AABH-6B PDF

    EDS2532AABH

    Contextual Info: PRELIMINARY DATA SHEET 256M bits SDRAM EDS2532AABH 8M words x 32 bits Description Pin Configurations The EDS2532AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the


    Original
    EDS2532AABH EDS2532AA 90-ball 166MHz/133MHz M01E0107 E0394E10 EDS2532AABH PDF

    EDS2532AABJ-75

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABJ-75 8M words x 32 bits Specifications Pin Configurations • Density: 256M bits • Organization ⎯ 2M words × 32 bits × 4 banks • Package: 90-ball FBGA ⎯ Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 3.3V ± 0.3V


    Original
    EDS2532AABJ-75 90-ball 133MHz cycles/64ms M01E0107 E0508E40 EDS2532AABJ-75 PDF

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABH 8M words x 32 bits Description Pin Configurations The EDS2532AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    EDS2532AABH EDS2532AA 90-ball 166MHz/133MHz M01E0107 E0394E20 PDF

    EDS2532AABJ-75

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABJ-75 8M words x 32 bits Description Pin Configurations The EDS2532AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    EDS2532AABJ-75 EDS2532AA 90-ball 133MHz M01E0107 E0508E30 EDS2532AABJ-75 PDF

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABJ-6B 8M words x 32 bits Description Pin Configurations The EDS2532AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    EDS2532AABJ-6B EDS2532AA 90-ball 166MHz M01E0107 E0509E20 PDF

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABJ-75 8M words x 32 bits Description Pin Configurations The EDS2532AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    EDS2532AABJ-75 EDS2532AA 90-ball 133MHz M01E0107 E0508E20 PDF

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABH-6B 8M words x 32 bits Description Pin Configurations The EDS2532AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    EDS2532AABH-6B EDS2532AA 90-ball 166MHz M01E0107 E0494E10 PDF

    EDS2532AABH-6B

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABH-6B 8M words x 32 bits Specifications Pin Configurations • Density: 256M bits • Organization  2M words × 32 bits × 4 banks • Package: 90-ball FBGA  Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 3.3V ± 0.3V


    Original
    EDS2532AABH-6B 90-ball 166MHz cycles/64ms M01E0107 E0494E50 EDS2532AABH-6B PDF

    EDS2532AABJ-6B

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABJ-6B 8M words x 32 bits Specifications Pin Configurations • Density: 256M bits • Organization ⎯ 2M words × 32 bits × 4 banks • Package: 90-ball FBGA ⎯ Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 3.3V ± 0.3V


    Original
    EDS2532AABJ-6B 90-ball 166MHz cycles/64ms M01E0107 E0509E40 EDS2532AABJ-6B PDF

    90-Ball

    Abstract: ECA-TS2-0096-01
    Contextual Info: EDS2532AABJ-6B Package Drawing 90-ball FBGA Unit: mm 0.2 S A 8.0 ± 0.1 13.0 ± 0.1 0.2 S B INDEX AREA 0.2 S 1.14 max. S 0.35 ± 0.05 0.1 S 0.8 B 90-φ0.45 ± 0.05 φ0.08 M S A B A INDEX MARK 0.8 0.8 0.9 1.6 ECA-TS2-0096-01 Data Sheet E0509E30 Ver. 3.0 45


    Original
    EDS2532AABJ-6B 90-ball ECA-TS2-0096-01 E0509E30 ECA-TS2-0096-01 PDF

    EDS2532AABH-75

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABH-75 8M words x 32 bits Description Pin Configurations The EDS2532AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    EDS2532AABH-75 EDS2532AA 90-ball 133MHz M01E0107 E0493E20 EDS2532AABH-75 PDF

    EDS2532AABH-6B

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABH-6B 8M words x 32 bits Pin Configurations • Density: 256M bits • Organization ⎯ 2M words × 32 bits × 4 banks • Package: 90-ball FBGA ⎯ Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 3.3V ± 0.3V


    Original
    EDS2532AABH-6B 90-ball 166MHz cycles/64ms M01E0107 E0494E50 EDS2532AABH-6B PDF

    EDS2532AABJ-75

    Contextual Info: DATA SHEET 256M bits SDRAM EDS2532AABJ-75 8M words x 32 bits Pin Configurations • Density: 256M bits • Organization ⎯ 2M words × 32 bits × 4 banks • Package: 90-ball FBGA ⎯ Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 3.3V ± 0.3V


    Original
    EDS2532AABJ-75 90-ball 133MHz cycles/64ms M01E0107 E0508E40 EDS2532AABJ-75 PDF